Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate of a first conductivity type;
- a plurality of wells of a second conductivity type formed in said semiconductor substrate;
- a plurality of FET structure each having a drain electrode, with each of said structures formed in a different one of said wells; and
- a wiring layer extracted from said drain electrode outside said semiconductor substrate;
- wherein at least one of said FET structure includes:
- a first impurity diffusion layer of the first conductivity type formed in said one of said wells without contacting said semiconductor substrate;
- a second impurity diffusion layer of the second conductivity type which surrounds said first impurity diffusion layer and has an impurity concentration higher than that of said well;
- a third impurity diffusion layer of the first conductivity type formed within said second impurity diffusion layer without contacting said semiconductor substrate and said first impurity diffusion layer, said third impurity diffusion layer being ring-shaped and having a gap therein through which said wiring layer extends;
- a source electrode connected to both said second impurity diffusion layer and said third impurity diffusion layer;
- a gate electrode formed between said first impurity diffusion layer and said third impurity diffusion layer and formed on said second impurity diffusion layer so as to interpose an insulation film therebetween; and
- a drain electrode connected to said first impurity diffusion layer.
- 2. The semiconductor device according to claim 1, further comprising a fourth impurity diffusion layer connected to said drain electrode, formed in said third impurity diffusion layer and having an impurity concentration which is higher than that of said third impurity diffusion layer.
- 3. The semiconductor device according to claim 2, further comprising a fifth impurity diffusion layer surrounding said fourth impurity diffusion layer without contacting said second impurity diffusion layer and having an impurity concentration which is higher than that of said third impurity diffusion layer and lower than that of said fourth impurity diffusion layer.
- 4. The semiconductor device according to claim 3, further comprising a sixth impurity diffusion layer of a second conductivity type surrounding said third impurity diffusion layer and having an impurity concentration which is higher than that of said second impurity diffusion layer, one end of said sixth impurity diffusion layer extending under one end of said gate electrode under said wiring layer.
- 5. The semiconductor device according to claim 1, wherein said insulation film has a thick portion under said gate electrode and toward a side of said drain electrode.
- 6. The semiconductor device according to claim 1, further comprising:
- a MOS FET of a second conductivity channel type; and
- a MOS FET formed next to said MOS FET and on said semiconductor substrate.
- 7. The semiconductor device according to claim 6, further comprising a fourth impurity diffusion layer connected to said drain electrode, formed in said third impurity diffusion layer and having an impurity concentration which is higher than that of said third impurity diffusion layer.
- 8. The semiconductor device according to claim 7, further comprising a fifth impurity diffusion layer surrounding said fourth impurity diffusion layer without contacting said second impurity diffusion layer and having an impurity concentration which is higher than that of said third impurity diffusion layer and lower than that of said fourth impurity diffusion layer.
- 9. The semiconductor device according to claim 8, further comprising a sixth impurity diffusion layer of a second conductivity type surrounding said third impurity diffusion layer and having an impurity concentration which is higher than that of said second impurity diffusion layer, one end of said sixth impurity diffusion layer extending under one end of said gate electrode under said wiring layer.
- 10. The semiconductor device according to claim 6, wherein said insulation film has a thick portion under said gate electrode and toward a side of said drain electrode.
- 11. The semiconductor device according to claim 6, further comprising a MOSFET of a second conductivity channel type and of a low breakdown voltage formed on said semiconductor substrate.
- 12. The semiconductor device according to claim 6, further comprising a MOSFET of a first conductivity channel type and of a low breakdown voltage formed on said semiconductor substrate.
- 13. The semiconductor device according to claim 1, wherein said first conductivity type is a P-type.
- 14. The semiconductor device according to claim 1, wherein said first conductivity type is an N-type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-56103 |
Mar 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/491,084, filed Mar. 9, 1990, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0080740 |
Jun 1983 |
EPX |
0248292 |
Dec 1987 |
EPX |
58-106871 |
Jun 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Proceedings of the Symposium on High Voltage and Smart Power Devices, W. G. Meyer et al., AT&T-Ball Labe, pp. 60-69. |
"D/CMOS Technology: Smartpower Processes that Solve Difference Circuit Design Problems," R. A. Blanchard et al., ELECTRO 86, pp. 73-77, 1986. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
491084 |
Mar 1990 |
|