Claims
- 1. An MOS transistor comprising a semiconductor body of a first conductivity type and having a major surface, a surface-adjoining source region of said first conductivity type in said body, a surface-adjoining channel region of a second conductivity type opposite to that of said first type in said body and adjacent said source region, a surface-adjoining drain region of said first conductivity type in said body and spaced apart from said channel region, a drift region formed from a portion of said body between said channel region and said drain region, an insulating layer on said surface and covering at least that portion of the channel region located between said source region and said drain region, a gate electrode on said insulating layer and over said portion of the channel region, source and drain electrodes connected respectively to the source and drain regions of said transistor, and a semi-insulating field plate adjacent said surface, over said drift region and extending laterally in a first direction from said drain electrode toward said gate and source electrodes, said field plate being connected at a first end to said drain electrode and at a second opposite end to only one of said gate and source electrodes, characterized in that a surface-adjoining top layer of said second conductivity type is provided in said drift region between said channel region and said drain region, and in that said top layer is spaced apart from said drain region and is connected only at selected locations to said channel region, said selected locations being spaced apart in a second direction perpendicular to said first direction.
- 2. An MOS transistor as in claim 1, wherein the second end of said field plate is connected to said gate electrode.
- 3. An MOS transistor as in claim 1, wherein the second end of said field plate is connected to said source electrode.
- 4. An MOS transistor as in claim 1, 2 or 3, wherein said semiconductor body comprises a substrate of said second conductivity type and an epitaxial layer of said first conductivity type on said substrate and comprising said major surface.
- 5. An MOS transistor as in claim 4, further comprising a buried layer of said second conductivity type located at the intersection of said substrate and said epitaxial layer, and beneath said source and channel regions.
- 6. An MOS transistor as in claim 4, wherein said top layer has a net charge doping of between about 1.times.10.sup.12 and 3.times.10.sup.12 cm.sup.-2 and a thickness of between about 0.5 and 2.O .mu.m, and occupies at least 40% but less than 100% of the total lateral distance between said channel region and said drain region.
- 7. An MOS transistor as in claim 6, wherein said top layer occupies between about 80% and 98% of the lateral distance between said channel region and said drain region.
- 8. An MOS transistor as in claim 1, 2 or 3, wherein said field plate is formed directly on said major surface.
- 9. An MOS transistor as in claim 1, 2 or 3, wherein said insulating layer on said surface extends from said source region to said drain region and said field plate is formed on said insulating layer.
- 10. An MOS transistor as in claim 1, wherein said source region comprises segments spaced apart in said second direction, and said top layer is connected to said channel region only at selected locations which are positioned, in said second direction, inbetween said source region segments.
Parent Case Info
This is a continuation of application Ser. No. 356,043, filed May 23, 1989.
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
356043 |
May 1989 |
|