Claims
- 1. A semiconductor device wiring structure including:
- a semiconductor substrate having a surface;
- a first wiring layer disposed on and contacting part of the surface;
- a first electrically insulating film disposed on and contacting the surface and the first wiring layer, covering the first wiring layer;
- a second wiring layer disposed on and contacting the first electrically insulating film, part of the second wiring layer being disposed directly opposite and crossing the first wiring layer, the first wiring layer being electrically insulated from the second wiring layer by the first electrically insulating film; and
- a third wiring layer having generally coplanar first, second, and third parts, the first part and the second part being spaced apart from each other, having respective ends transverse to the surface, extending in opposite directions from the respective ends, and spaced from the first electrically insulating film by respective air gaps, each of the first part and the second part including a respective leg extending from proximate the respective ends, transverse to the surface, to and contacting respective parts of the second wiring layer, thereby electrically connecting the first and second parts together through the legs and the second wiring layer, the third part being disposed between the first and second parts, opposite the respective ends of the first and second parts, spaced and electrically insulated from the first and second parts and from the second wiring layer by respective air gaps and extending in a direction transverse to the directions of the first and second parts.
- 2. The wiring structure of claim 1 wherein the first and second parts of the third wiring layer comprise laminated films of titanium and gold.
- 3. The semiconductor wiring device of claim 1 wherein the first, second, and third parts of the third wiring layer are simultaneously formed in the same process.
- 4. The semiconductor wiring device of claim 1 wherein the first and second parts of the third wiring layer carry one of a power supply current and an electrical signal and the third part of the third wiring layer carries the other of the power supply current and the electrical signal.
- 5. The semiconductor wiring device of claim 1 wherein the third part of the third wiring layer is disposed opposite a part of the second wiring layer electrically connecting the legs of the first and second parts of the third wiring layer.
Parent Case Info
This disclosure is a continuation of patent application Ser. No. 08/156,646, filed Nov. 24, 1993, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0171845 |
Jun 1992 |
JPX |
0346460 |
Dec 1992 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Inoue et al, "A Rh/Au/Rh Rigid Air-Bridge Interconnection Technique for Ultra-High Speed GaAs LSIs", 1990 IEEE, pp. 253-256. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
156646 |
Nov 1993 |
|