Number | Date | Country | Kind |
---|---|---|---|
8-044804 | Mar 1996 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5274596 | Watanabe | Dec 1993 | |
5274597 | Ohbayashi et al. | Dec 1993 | |
5528552 | Kamisaki | Jun 1996 |
Entry |
---|
IEEE Journal of Solid-State Circuits, vol. 30, No. 11, Nov. 1995; "A. 1.6 Gbyte/s Data Transfer Rate * Mb Embedded DRAM", Shinji Miyano, et al. |
1993 IEEE International Solid-State Circuits Conference, Session 3, Non-Volatile, Dynamic, and Experimental Memories, Paper WP 3.5: "A 30ns 256Mb DRAM with Multi-Divided Array Structure", Tadahiko Sugibayashi, et al. |