Claims
- 1. An n-channel MOSFET having at least one source or drain region improved with germanium, comprising:
- a semiconductor substrate having a surface;
- a thin dielectric layer on the surface of the semiconductor substrate;
- a patterned gate of conductive material on the thin dielectric layer, where the gate has opposite sides; and
- source and drain regions in the semiconductor substrate on the opposite sides of and beneath the gate, defining a channel in the semiconductor substrate between the source and drain regions, where at least one of the source and drain regions has germanium atoms in a first region, and phosphorus atoms in a second region of the semiconductor substrate, where said first region and said second region are in a relationship but not coextensive with each other.
- 2. The n-channel MOSFET of claim 1 wherein the channel has a length equal to one micron or less.
- 3. The n-channel MOSFET of claim 1 wherein the semiconductor substrate is monocrystalline silicon.
- 4. An n-channel MOSFET having source and drain regions improved with germanium, comprising:
- a semiconductor substrate having a surface;
- a thin dielectric layer on the surface of the semiconductor substrate;
- a patterned gate of conductive material on the thin dielectric layer, where the gate has opposite sides; and
- source and drain regions in the semiconductor substrate defining a channel in the semiconductor substrate between the source and drain regions, where the source and drain regions include a first n.sup.- region doped with phosphorus and aligned with the opposite sides of the gate and a second n.sup.30 region doped with arsenic and germanium, with the second n.sup.+ region overlapping the first n.sup.- region but spaced away from the sides of the gate.
- 5. An n-channel MOSFET having at least one source/drain region improved with germanium, comprising:
- a semiconductor substrate having a surface;
- a thin dielectric layer on the surface of the semiconductor substrate;
- a patterned gate of conductive material on the thin dielectric layer, where the gate has opposite sides;
- n.sup.- source/drain regions in the semiconductor substrate aligned to the opposite sides of and beneath the gate, defining a channel in the semiconductor substrate between the source/drain regions, where the n.sup.- source/drain regions are doped with phosphorus only;
- at least one sidewall spacer at the side of the gate; and
- an n.sup.+ source/drain region in the semiconductor substrate aligned to the sidewall spacer on the side of the gate, overlapping but not coextensive with one of the n.sup.- source/drain regions, where the n.sup.+ source/drain region is doped with germanium and an n-type dopant selected from the group consisting of phosphorus, arsenic and a combination thereof.
Parent Case Info
This is a division of application Ser. No. 072,932, filed 7/13/87, now U.S. Pat. No. 4,837,173, issued 6/6/89.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4137103 |
Mader et al. |
Jan 1979 |
|
4683645 |
Naguib et al. |
Aug 1987 |
|
4728619 |
Pfiester et al. |
Mar 1988 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
72932 |
Jul 1987 |
|