Claims
- 1. A dynamic semiconductor memory device comprising:
- a first memory sub-block which includes a first plurality of memory cell arrays;
- a second memory sub-block which includes a second plurality of memory cell arrays;
- a plurality of first signal lines connected to said first and second memory sub-blocks and connected to a plurality of first gates connected between said first and second memory sub-blocks;
- a third memory sub-block which includes a third plurality of memory cell arrays;
- a fourth memory sub-block which includes a fourth plurality of memory cell arrays;
- a plurality of second signal lines connected to said third and fourth memory sub-blocks and connected to a plurality of second gates connected between said third and fourth memory sub-blocks; and
- an input/output register receiving a select signal and connected between said second and third memory sub-blocks for inputting/outputting data into/from one of said first to fourth memory sub-blocks based on said select signal.
- 2. A dynamic semiconductor memory device according to claim 1, wherein said plurality of first gates are turned on if said first memory sub-block is selected.
- 3. A dynamic semiconductor memory device according to claim 1, wherein said plurality of second gates are turned on if said fourth memory sub-block is selected.
- 4. A dynamic semiconductor memory device according to claim 1, wherein said plurality of first and second gates are turned off if one of said second and third memory sub-block are selected.
- 5. A dynamic semiconductor memory device according to claim 1, further comprising a plurality of sense amplifiers connected between adjacent two of said memory cell arrays.
- 6. A dynamic semiconductor memory device comprising:
- a first memory sub-block which includes a first plurality of memory cell arrays;
- a second memory sub-block which includes a second plurality of memory cell arrays;
- a plurality of first signal lines connected to said first and second memory sub-blocks and connected to a plurality of first gates connected between said first and second memory sub-blocks;
- a third memory sub-block which includes a third plurality of memory cell arrays;
- a fourth memory sub-block which includes a fourth plurality of memory cell arrays;
- a plurality of second signal lines connected to said third and fourth memory sub-blocks and connected to a plurality of second gates connected between said third and fourth memory sub-blocks;
- a first input/output register receiving a select signal and connected between said second and third memory sub-blocks for inputting/output data into/from one of said first and second memory sub-blocks based on said select signal; and
- a second input/output register receiving said select signal and connected between said second and third memory sub-blocks for inputting/outputting data into/from one of said third and fourth memory sub-blocks based on said select signal.
- 7. A dynamic semiconductor memory device according to claim 6, wherein said plurality of first gates are turned on if said first memory sub-block is selected.
- 8. A dynamic semiconductor memory device according to claim 6, wherein said plurality of second gates are turned on if said fourth memory sub-block is selected.
- 9. A dynamic semiconductor memory device according to claim 6, wherein said plurality of first and second gates are turned off if one of said second and third memory sub-block are selected.
- 10. A dynamic semiconductor memory device according to claim 6, further comprising a plurality of sense amplifiers connected between adjacent two of said memory cell arrays.
Priority Claims (4)
Number |
Date |
Country |
Kind |
3-329474 |
Nov 1991 |
JPX |
|
4-65122 |
Mar 1992 |
JPX |
|
4-299867 |
Nov 1992 |
JPX |
|
4-331238 |
Nov 1992 |
JPX |
|
Parent Case Info
This is a Division of application Ser. No. 08/446,291, filed on May 22, 1995, now U.S. Pat. No. 5,625,602, which is a Continuation of application Ser. No. 08/154,124, filed on Nov. 18, 1993, now abandoned, which is a Continuation-In-Part of application Ser. No. 07/978,508, filed on Nov. 18, 1992, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0499224 |
Aug 1992 |
EPX |
4-147490 |
May 1992 |
JPX |
4212780 |
Aug 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
1991 IEEE International Solid-State Circuits Conference Digest of Technical Papers, vol. 34, TA 6.2, pp. 106-107; 297, Katsutaka Kimura, et al., "A Block-Oriented RAM with Half-Sized DRAM Cell and Quasi-Folded Data-Line Architecture". |
1993 IEEE International Solid-State Circuits Conference, Digest of Technical Papers, vol. 36, pp. 46-47, Takehiro Hasegawa, et al., "An Experimental DRAM with a NAND-Structured Cell". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
446291 |
May 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
154124 |
Nov 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
978508 |
Nov 1992 |
|