Claims
- 1. A dynamic semiconductor memory device comprising:
- a first bit line;
- a plurality of memory cell arrays each constructed by a plurality of memory cells which are connected to said first bit line;
- a first transfer gate connected to said first bit line;
- at least one sense amplifier arranged between adjacent memory cell arrays and having a first data node and a second data node, said first data node being connected selectively to at least two bit lines in one memory cell array of said adjacent memory cell arrays;
- at least one register arranged between said sense amplifier and said memory cell arrays and connected to at least one of said first data node and said second data node directly or via the second transfer gate, for temporarily storing memory cell data read out from a memory cell; and
- gate control means for controlling said first transfer gate to selectively connect to said first data node of said sense amplifier with said first bit line after activation of said sense amplifier, for writing the data from said register to said memory cell.
- 2. A dynamic semiconductor memory device, according to claim 1, wherein each of said registers is constructed by memory cells being the same as the said memory cell arrays.
- 3. A dynamic semiconductor memory device, according to claim 1, wherein each of said register is constructed by the memory cells each of which is composed of one transistor and one capacitor.
- 4. A dynamic semiconductor memory device comprising:
- a first bit line;
- a plurality of memory cell arrays each constructed by a plurality of memory cells which are connected to said first bit line and which are each formed of a plurality of series-connected dynamic memory cells;
- a first transfer gate connected to said first bit line;
- at least one sense amplifier arranged between adjacent memory cell arrays and having a first data node and a second data node, said first data node being connected selectively to at least two bit lines in one memory cell array of said adjacent memory cell arrays;
- at least one register arranged between said sense amplifier and said memory cell arrays and connected to at least one of said first data node and said second data node directly or via a second transfer gate, for temporarily storing memory cell data read out from the memory cell; and
- gate control means for controlling said first transfer gate to selectively connect said first data node of said sense amplifier with said first bit line after activation of said sense amplifier, for writing the data from said register to said memory cell.
- 5. A dynamic semiconductor memory device, according to claim 4, wherein each of said registers is constructed by memory cells being the same as the said memory cell array.
- 6. A dynamic semiconductor memory device, according to claim 4, wherein each of said register is constructed by the memory cells each of which is composed of one transistor and one capacitor.
Priority Claims (4)
Number |
Date |
Country |
Kind |
3-329474 |
Nov 1991 |
JPX |
|
4-065122 |
Mar 1992 |
JPX |
|
4-299867 |
Nov 1992 |
JPX |
|
4-331238 |
Nov 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/154,124, filed on Nov. 18, 1993, now abandoned, which is a Continuation-In-Part application Ser. No. 07/978,508, filed on Nov. 18, 1992, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0499224 |
Aug 1992 |
EPX |
4147490 |
May 1992 |
JPX |
4212780 |
Aug 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
1993 IEEE International Solid-State Circuits Conference, Digest of Technical Papers, vol. 36, pp. 46-47, Takehiro Hasegawa, et al., "An Experimental DRAM With a NAND-Structured Cell". |
1991 IEEE International Solid-State Circuits Conference Digest of Technical Papers, vol. 34, TA 6.2, pp. 106-107; 297, Katsutaka Kimura, et al., "A Block-Oriented RAM with Half Sized DRAM cell and Quasi-Folded Data-Line Architecture". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
154124 |
Nov 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
978508 |
Nov 1992 |
|