Claims
- 1. A lightly doped drain MOS FET integrated circuit device comprising:
- a pattern of gate electrode structures upon a semiconductor substrate which structures each have vertical sidewalls and includes a gate oxide, a polysilicon layer and a refractory metal silicide;
- a first thin silicon nitride layer with a thickness in the range of 80 to 300 Angstroms over said each of said gate electrode structures, including said vertical sidewalls, and over the surface of said substrate; a pattern of lightly doped regions in said substrate adjacent to said structures;
- a dielectric spacer structure upon the sidewalls of each of said structures and over the adjacent portions of said substrate;
- a pattern of heavily doped regions in said substrate adjacent to said dielectric spacer structure on the vertical sidewalls of said gate electrode structures, which form lightly doped drain source/drain structures of an MOS FET device;
- a passivation layer over the said structures and appropriate electrical connecting structures thereover to electrically connect the said structure gate electrode structures and source/drain elements to form said integrated circuit device; and
- wherein a second thin silicon nitride layer is formed over said spacer structures and over said substrate, and said passivation layer is formed over said second thin silicon nitride layer.
- 2. The integrated circuit device of claim 1 wherein said passivation layer is a heat smoothed borosilicate glass layer having a thickness of between about 5000 to 10000 Angstroms.
- 3. The integrated circuit device of claim 1 wherein said first thin silicon nitride layer remains a part of the resulting device under the said dielectric spacer structures and said second thin silicon nitride layer remains a part of the resulting integrated circuit device.
- 4. The integrated circuit device of claim 1 wherein a thin silicon dioxide layer less than about 100 Angstroms in thickness is located under the said first thin silicon nitride layer and the thickness of said second thin silicon nitride layer is less than about 300 Angstroms.
- 5. The integrated circuit device of claim 1 wherein the said refractory metal silicide is tungsten silicide, the thickness of said tungsten silicide layer is between about 1000 and 3000 Angstroms and the thickness of the said polysilicon layer is between about 1000 and 3000 Angstroms.
Parent Case Info
This is a request for filing a divisional application under 37 CFR 1.60, of pending prior application Ser. No. 07/576,958 filed on Sep. 4, 1990 Pat. No. 5,234,850.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4690730 |
Tang et al. |
Sep 1987 |
|
4935380 |
Okumura |
Jun 1990 |
|
5030585 |
Gonzalez et al. |
Jul 1991 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
195607A |
Sep 1986 |
EPX |
59-159544 |
Sep 1984 |
JPX |
61-81664 |
Apr 1986 |
JPX |
6358971 |
Mar 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
576958 |
Sep 1990 |
|