Claims
- 1. A transistor, comprising:
- a semiconductor substrate;
- a gate conductor adjacent said semiconductor substrate and defining first and second gate edges within said semiconductor substrate;
- a sidewall spacer adjacent a side of said gate conductor and the surface of said semiconductor substrate;
- positive charges trapped within said sidewall spacer such that a negative charge layer is formed opposite said sidewall spacer and within said semiconductor substrate; and
- a diffused region within said semiconductor substrate and away from said first gate edge such that said negative charge layer provides an electrical connection from said diffused region to said first gate edge.
- 2. The transistor of claim 1 wherein said diffused region comprises N type semiconductor material.
- 3. The transistor of claim 1 wherein said diffused region comprises a first diffused region, said gate conductor has first and second sides, said negative charge layer comprises a first negative charge layer and said sidewall spacer comprises a first sidewall spacer adjacent said first side of said gate conductor, and further comprising:
- a second sidewall spacer adjacent the second side of said gate conductor and the surface of said semiconductor substrate;
- positive charges trapped within said second sidewall spacer such that a second negative charge layer is formed within said semiconductor substrate and opposite said second sidewall spacer; and
- a second diffused region within said semiconductor substrate and away from said second gate edge wherein said second negative charge layer provides an electrical connection from said second diffused region to said second gate edge.
- 4. The transistor of claim 1 wherein said semiconductor substrate comprises P type semiconductor material.
- 5. A transistor, comprising:
- a semiconductor substrate;
- a gate conductor adjacent said semiconductor substrate and defining first and second gate edges;
- an oxide sidewall spacer adjacent a side of said gate conductor and the surface of said semiconductor substrate;
- positive charges trapped within said oxide sidewall spacer such that a negative charge layer is formed within said semiconductor substrate and opposite said oxide sidewall spacer;
- a gate insulator between said semiconductor substrate and said gate conductor; and
- a diffused region within said semiconductor substrate and away from said first gate edge such that said negative charge layer provides an electrical connection from said diffused region to said first gate edge.
- 6. The transistor of claim 5 wherein said diffused region comprises N type semiconductor material.
- 7. The transistor of claim 5 wherein said diffused region comprises a first diffused region, said gate conductor has first and second sides, said negative charge layer comprises a first inversion layer and said oxide sidewall spacer comprises a first sidewall spacer adjacent the first side of said gate conductor, and further comprising:
- a second oxide sidewall spacer adjacent the second side of said gate conductor and the surface of said semiconductor substrate;
- positive charges trapped within said second oxide sidewall spacer such that a second negative charge layer is formed within said semiconductor substrate and opposite said second oxide sidewall spacer; and
- a second diffused region within said semiconductor substrate and away from said second gate edge such that said second negative charge layer provides an electrical connection from said second diffused region to said second gate edge.
- 8. A method of operating a transistor having first and second gate edges, first and second diffused regions and first and second void areas between the gate edges and the diffused regions, respectively, comprising:
- exposing the transistor to radiation such that a negative charge layer forms within the void areas to electrically connect the diffused regions to the gate edges;
- selectively applying a first predetermined voltage to a gate of the transistor; and
- selectively applying a second predetermined voltage across the first and second diffused regions such that a current is caused to flow between the first and second diffused regions.
Government Interests
This invention was made with Government support under contract No. DNA 001-86-C-0090 awarded by the Defense Nuclear Agency. The Government has certain rights in this invention.
Foreign Referenced Citations (4)
Number |
Date |
Country |
57-159066 |
Oct 1982 |
JPX |
63-177471 |
Jul 1988 |
JPX |
63-187664 |
Aug 1988 |
JPX |
2028582 |
Mar 1980 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Sze, Semiconductor Devices: Physics and Technology, 1985, pp. 197-200. |