Claims
- 1. A method of forming a transistor comprising:
- forming a gate conductor adjacent a semiconductor substrate defining first and second gate edges within the semiconductor substrate;
- forming a sidewall spacer adjacent the side of the gate conductor and the surface of the semiconductor substrate; and
- forming positive charges which are trapped within the sidewall spacer such that a negative charge layer is formed opposite the sidewall spacer, said step of forming positive charges trapped within the sidewall spacer comprising exposing the sidewall spacer to radiation.
- 2. The method of claim 1 and further comprising forming a gate insulator between the semiconductor substrate and the gate conductor.
- 3. The method of claim 1 and further comprising forming a diffused region within the semiconductor substrate and away from the first gate edge such that the negative charge layer will provide an electrical connection from the diffused region to the first gate edge.
- 4. The method of claim 3 wherein said step of forming the diffused region comprises forming N type semiconductor material.
- 5. The method of claim 3 wherein the diffused region comprises a first diffused region, the gate conductor has first and second sides, the negative charge layer comprises a first negative charge layer and the sidewall spacer comprises a first sidewall spacer adjacent the first side of the gate conductor, and further comprising:
- forming a second sidewall spacer adjacent the second side of the gate conductor and the surface of the semiconductor substrate;
- forming positive charges trapped within the second sidewall spacer such that a second negative charge layer is formed within the semiconductor substrate and opposite the second sidewall spacer; and
- forming a second diffused region within the semiconductor substrate and away from the second gate edge such that the second negative charge layer provides an electrical connection from the second diffused region to the second gate edge.
- 6. The method of claim 1 wherein said step of forming the sidewall spacer comprises forming an oxide sidewall spacer.
- 7. The method of claim 1 wherein said step of forming the semiconductor substrate comprises forming P type semiconductor material.
- 8. The method of claim 1 wherein said step of exposing to radiation comprises exposing the sidewall spacer to gamma radiation.
- 9. The method of claim 1 wherein said step of exposing to radiation comprises exposing the sidewall spacer to X-ray radiation.
- 10. The method of claim 1 wherein said step of exposing to radiation comprises exposing the sidewall spacer to radiation of approximately 10 to 100 kRad(Si).
- 11. The method of claim 1 and further comprising forming first and second diffused regions within the semiconductor substrate and contacting the first and second gate edges, respectively, wherein the negative charge layer is formed primarily within the first and second diffused regions.
- 12. A method of forming a transistor, comprising:
- forming a gate conductor adjacent a semiconductor substrate defining first and second gate edges outwardly from the gate conductor and within the semiconductor substrate;
- forming a first sidewall spacer adjacent a first side of the gate conductor and the surface of the semiconductor substrate;
- forming a second sidewall spacer adjacent a second side of the gate conductor and the surface of the semiconductor substrate; and
- trapping positive charges within the first and second sidewall spacers such that first and second negative charge layers are formed within the semiconductor substrate opposite the first and second sidewall spacers, respectively, said step of forming positive charges trapped within the sidewall spacer comprising exposing the sidewall spacer to radiation.
- 13. The method of claim 12 and further comprising forming a gate insulator between the semiconductor substrate and the gate conductor.
- 14. The method of claim 12 and further comprising:
- forming a first diffused region within the semiconductor substrate and away from the first gate edge such that the first negative charge layer will provide an electrical connection from the diffused region to the first gate edge; and
- forming a second diffused region within the semiconductor substrate and away from the second gate edge such that the second negative charge layer will provide an electrical connection from the diffused region to the second gate edge.
- 15. The method of claim 12 wherein said step of forming the first and second diffused regions comprises forming N type semiconductor material.
- 16. The method of claim 12 wherein said step of forming the first and second sidewall spacers comprises forming oxide sidewall spacers.
Parent Case Info
This is a division, of application Ser. No. 375,169, filed June 30, 1990, now U.S. Pat. No. 4,994,869.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
375169 |
Jun 1990 |
|