1. Field of the Invention
The present invention relates to a structure of a semiconductor device and a fabricating method thereof. More particularly, the present invention relates to a structure of a non-volatile memory and a fabricating method thereof.
2. Description of the Related Art
Electrically programmable and erasable non-volatile memory is a small, fast access, large capacity memory that retains data even when the power is cut off. Therefore, electrically programmable and erasable non-volatile memory has become a mainstream product among portable memory media. In general, such a non-volatile memory cell includes a floating gate, a control gate and a pair of source/drain regions. An additional select gate may also be installed next to the floating gate to form a split-gate structure to prevent problems caused by over-erase.
Although the aforementioned structure is being used widely, the following problems are frequently encountered. Since the high-voltage doped region 608 overlaps with only the bottom of each floating gate 602, the gate coupling ratio (GCR) between them is low. With a low GCR, programming and data erasure must be carried out with a high voltage rendering the miniaturization of memory device difficult. Furthermore, because the floating gate 602 has a considerable height, the select gates 610 are difficult to etch in a subsequent patterning process. Moreover, the high-voltage doped region 608 must have a sufficiently low resistivity, but the depth of the high-voltage doped region 608 must not be too large to cause a serious punch through leakage. In other words, there is a limit to the extent of width reduction for the high-voltage doped region 608, and thus the degree of device miniaturization is restricted.
Accordingly, at least one object of the present invention is to provide a non-volatile memory and a fabricating method thereof wherein a portion of the floating gate is buried in the substrate and the high-voltage doped region is positioned adjacent to a side surface of the floating gate.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a method for fabricating a non-volatile memory. Firstly, a mask layer is formed over a substrate. A trench is formed in the mask layer and the substrate. Thereafter, a tunnel dielectric layer is formed on the interior surface of the trench, and then a floating gate is formed in the trench. After the mask layer is removed, a high-voltage doped region is formed in the substrate on one side of the floating gate. The high-voltage doped region simultaneously serves as a first source/drain region and a control gate. A second source/drain region is formed in the substrate on the other side of the floating gate. Furthermore, a select gate can be formed between the floating gate and the second source/drain region. The select gate is isolated from the substrate by a gate dielectric layer.
This invention also provides another method for fabricating a non-volatile memory, wherein a common high-voltage doped region is formed in the substrate between a pair of floating gates. In addition, a select gate is formed on the outward-facing side of each floating gate, and a source/drain region is formed on the outward-facing side of each select gate. Here, the outward-facing side of a floating gate refers to the opposite side of the inward-facing side defined between the pair of floating gates.
This invention also provides a non-volatile memory structure. The structure includes a substrate, a floating gate, a high-voltage doped region serving as a first source/drain region and a control gate, and a second source/drain region. The substrate has a trench therein, which is lined with a tunnel dielectric layer. The floating gate fills up the trench and protrudes above the substrate. The high-voltage doped region is located in the substrate on one side of the floating gate. The second source/drain region is located in the substrate on the other side of the floating gate. Furthermore, a select gate can be set up between the floating gate and the second source/drain region, being isolated from the substrate by a gate dielectric layer.
In another non-volatile memory structure of this invention, a common high-voltage doped region is located in the substrate between a pair of floating gates. In addition, a select gate is set up on the outward-facing side of each floating gate and a source/drain region is set up on the outward-facing side of each select gate.
In this invention, the high-voltage doped region that serves also as a control gate further overlaps with a side surface of the floating gate. Hence, the gate-coupling ratio (GCR) between the control gate and the floating gate is greatly increased. Furthermore, because a portion of the floating gate is buried inside the substrate, the height of the floating gate relative to the substrate surface is reduced. With a reduction in the height of the floating gate, subsequent etching of the select gate is easier to carry out and faster to complete. Moreover, because the bottom portion of the floating gate is buried deep in the substrate, the depth of the high-voltage doped region can be increased to reduce the resistivity without increasing the punch-through leakage current. Consequently, the width of the high-voltage doped region can be reduced to produce a memory device with a higher degree of integration.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Referring to
Referring to
Referring to
Referring to
To write data into the memory cell on the left side of the non-volatile memory, a voltage large enough to switch on the underlying channel is applied to the left select gate 128, and a low voltage (for example, 0V) is applied to the left source/drain region 130. In the meantime, a high voltage is applied to the high-voltage doped region 118, so that a slightly lower high voltage is induced on the floating gate 110 for generating and attracting hot electrons, as indicated by the arrow āPā in
In this invention, the high-voltage doped region 118 that serves also as a control gate not only overlaps with the bottom portion of the floating gate 110, but also faces one side surface of the floating gate 110 separated by the tunnel dielectric layer 108. Hence, the gate-coupling ratio between the control gate and the floating gate 110 is greatly increased. Furthermore, because a portion of the floating gate 110 is buried inside the substrate 100, the height of the floating gate 110 relative to the substrate 100 is reduced. With a reduction in the height of the floating gate 110, the subsequent etching step of the select gate 128 is easier to carry out and faster to complete. Moreover, because the bottom portion of the floating gate 110 is buried deep in the substrate 100, the depth of the high-voltage doped region 118 can be increased to reduce resistivity without increasing the punch-through leakage current. Consequently, the width of the high-voltage doped region 118 can be reduced to produce a memory device with a higher degree of integration.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.