Non-volatile memory is a type of memory device that can store information even after loss of power. Non-volatile memory (NVM) devices can be read only memory, rewriteable memory, random access memory (RAM) or a combination thereof and may use various technologies. One category of non-volatile RAM is resistive RAM, including technologies such as filamentary resistive random access memory (RRAM or ReRAM) cells, interfacial RRAM cells, magnetoresistive RAM (MRAM) cells, phase change memory (PCM) cells (e.g., chalcogenides including alloys of germanium, antimony, and tellurium), memristor memory elements, and programmable metallization cells (e.g., conductive bridging RAM (CBRAM) cell). The RRAM cell is a promising non-volatile memory device for embedded and standalone applications due to its fast operation time and low power performance.
The present disclosure will be understood more fully from the detailed description given below and from the accompanying drawings of various embodiments of the disclosure.
In the following description, various aspects of the illustrative embodiments will be described using terms commonly employed by those skilled in the art to convey the substance of their work to others skilled in the art. However, it will be apparent to those skilled in the art that the present disclosure may be practiced with only some of the described aspects. For purposes of explanation, specific numbers, materials and configurations are set forth in order to provide a thorough understanding of the illustrative embodiments. However, it will be apparent to one skilled in the art that the present disclosure may be practiced without the specific details. In other instances, well-known features are omitted or simplified in order not to obscure the illustrative embodiments. Although various embodiments described herein are described with respect to RRAM cells, in other embodiments, these technologies can be used in other filamentary RAM technologies, including, for example, CBRAM cells, interfacial RRAM cells, MRAM cells, PCM cells, or other programmable metallization cells.
Resistive random-access memory (RRAM) is a type of non-volatile random-access memory. An RRAM structure includes a bottom electrode that is formed of a conductive material. The RRAM structure further includes a switching layer disposed above the bottom electrode. When a voltage is applied to the switching layer, one or more oxygen vacancies may be formed and diffuse through the switching layer so that the oxygen vacancies provide a conductive path across the switching layer. Therefore, the switching layer may be in a low resistance state when oxygen vacancies form a bridging filament between top and bottom electrodes. Conversely, the switching layer may be in a high resistance state when the movement of oxygen vacancies disrupts a filament (e.g., reset). When the filaments are broken, a gap is formed through the movement of oxygen vacancies.
Over time, the oxygen vacancies may reconnect, eliminating the gap in the filament and unintentionally putting the switching layer in a low resistance state from a high resistance state. Conversely, the oxygen molecules may change their location to create oxygen vacancy filaments, unintentionally putting the switching layer from a high resistance state to a low resistance. Therefore, the amount of time data may be stored on the RRAM structure, also referred to as data retention, is dependent on the amount of time the gap in the oxygen vacancy filament can be maintained. Thus, data retention of the RRAM structure may be increased by increasing the amount of time elapsed before the oxygen vacancies reconnect a disrupted filament. One method of increasing the amount of time elapsed before the oxygen vacancies reconnect is adding a doping material to the switching layer. By having the doping material in the switching layer, the oxygen vacancy filament movements are inhibited and the amount of time elapsed before the oxygen vacancies reconnect increases. Thus increasing the data retention of the RRAM structure. However, adding the doping material to the switching layer increases the voltage required to form the oxygen vacancies in the switching layer. The increased forming voltage may require using thicker oxide transistors in the memory structure or limiting the processing use of the RRAM structure.
Embodiments of the present disclosure can address the above-mentioned and other deficiencies by selectively positioning the doping material within the switching layer. Selectively positioning the doping material to correspond with the gap in the oxygen vacancies may increase the data retention of the RRAM structure, improving its performance. Furthermore, because the doping material is only present in a portion of the switching layer rather than the entire switching layer, the other properties of the RRAM structure, such as the voltage required to form the oxygen vacancy filaments, remain the same. Embodiments of the present disclosure may provide other benefits in addition to those previously discussed.
In another embodiment, the memory structure 100 may be a CBRAM structure and the switching layer 120 may be made of a solid electrolyte material. Examples of solid electrolytes include, but are not limited to, yttria-stabilized zirconia (YSZ), beta-alumina solid electrolyte (BASE), Lanthanum trifluoride (LaF3), amorphous silicon, germanium disulfide (GeS2) or other similar materials. In the present embodiment, the switching layer 120 may include ionic filaments rather than oxygen vacancy filaments 140 that may serve as a conductive path through the switching layer 120. The ionic filament may be formed by applying a voltage to the switching layer 120.
The switching layer 120 may have a resistance value, where the resistance value may change upon application of a voltage. For example, the switching layer 120 may switch between a high resistance state and a low resistance state when a voltage is applied. In one embodiment, the high resistance state may be between 100-500 kiloohms and the low resistance state may be between 10-30 kiloohms, inclusively. In some embodiments, a ratio of the high resolution state to the low resistance state may be greater than 1. For example, if the resistance of the high resolution state is 100 kiloohms and the resistance in the low resolution state is 10 kiloohms, the ratio may be 10 (e.g., 100 kiloohms/10 kiloohms). In some embodiments, the ratio of the high resistance state to the low resistance state may be greater than 10.
In some embodiments, the switching layer 120 may be a solid electrolyte material as previously discussed. The high resistance state may be between 100 megaohms and 1 gigaohm, inclusively. The low resistance state may be between 10 kiloohms and 100 kiloohms, inclusively.
A doping material 130 may be selectively positioned within the switching layer 120. In one embodiment, the doping material 130 may be selectively positioned to correspond to a gap in the oxygen vacancy filament 140 to increase the data retention of the memory structure 100. In other embodiments, the doping material 130 may be selectively positioned at any location within the switching layer 120. In one embodiment, the memory structure 100 may be an RRAM structure and the doping material 130 may be Aluminum (Al), Zirconium (Zr), Cadmium (Cd), Gadolinium (Gd), Tantalum (Ta), Tungsten (W), Nickel (Ni), Silicon (Si), Magnesium (Mg), Strontium (Sr), Barium (Ba), Scandium (Sc), Yttrium (Y), Indium (In), Germanium (Ge), Tin (Sn), Titanium (Ti), Hafnium (Hf), Niobium (Nb), Molybdenum (Mo), Antimony (Sb), Tellurium (Te), Thallium (Tl), Lead (Pb), Copper (Cu), Silver (Ag), composite materials or other similar materials. In some embodiments, the memory structure 100 may be a CBRAM structure and the doping material 130 may be Titanium Oxide, antimony (Sb), GeS2 or other similar materials. The doping material 130 may be selectively positioned within the switching layer 120 using CVD, ALD, sputtering or any suitable method.
A top electrode 150 may be disposed above the switching layer 120. The top electrode 150 may be a conductive material. Examples of conductive materials include, but are not limited to, aluminum, copper or any similar materials. The top electrode 150 may be disposed above the resistive layer 120 using CVD, ALD, sputtering or other suitable methods. In some embodiments, the top electrode 150 may be a bit line of the memory structure 100. In other embodiments the top electrode 150 may correspond to a standard metallization layer used for other connections on a semiconductor device.
In one embodiment, the memory structure 200 may be an RRAM structure and the switching layer 220 may be made of a dielectric material, such as a TMO. Examples of TMO's include, but are not limited to, HfOx, TaOx, TiOx or other similar materials. The material of the doping layer 230 may be Al, Zr, Cd, Gd, Ta, W, Ni, Si, Mg, Sr, Ba, Sc, Y, In, Ge, Sn, Ti, Hf, Nb, Mo, Sb, Te, Tl, Pb, Cu, Ag, composite materials or other similar materials. In another embodiment, the memory structure 200 may be a CBRAM structure and the switching layer 220 may be made of a solid electrolyte material. Examples of solid electrolytes include, but are not limited to, YSZ, BASE, LaF3, amorphous silicon, GeS2 or other similar materials. The material of the doping layer 230 may be Titanium Oxide, Sb, GeS2 or other similar materials.
In one embodiment, the memory structure 300 may be an RRAM structure and the switching layer 320 may be made of a dielectric material, such as a TMO. Examples of TMO's include, but are not limited to, HfOx, TaOx, TiOx or other similar materials. The doping material 330 may be Al, Zr, Cd, Gd, Ta, W, Ni, Si, Mg, Sr, Ba, Sc, Y, In, Ge, Sn, Ti, Hf, Nb, Mo, Sb, Te, Tl, Pb, Cu, Ag, composite materials or other similar materials. In another embodiment, the memory structure 300 may be a CBRAM structure and the switching layer 320 may be made of a solid electrolyte material. Examples of solid electrolytes include, but are not limited to, YSZ, BASE, LaF3, amorphous silicon, GeS2 or other similar materials. The doping material 330 may be Titanium Oxide, Sb, GeS2 or other similar materials.
In one embodiment, the memory structure 400 may be an RRAM structure and the switching layer 420 may be made of a dielectric material, such as a TMO. Examples of TMO's include, but are not limited to, HfOx, TaOx, TiOx or other similar materials. The material of the first doping layer 430 may be Al, Zr, Cd, Gd, Ta, W, Ni, Si, Mg, Sr, Ba, Sc, Y, In, Ge, Sn, Ti, Hf, Nb, Mo, Sb, Te, Tl, Pb, Cu, Ag, composite materials or other similar materials. In another embodiment, the memory structure 400 may be a CBRAM structure and the switching layer 420 may be made of a solid electrolyte material. Examples of solid electrolytes include, but are not limited to, YSZ, BASE, LaF3, amorphous silicon, GeS2 or other similar materials. The material of the first doping layer 430 may be Titanium Oxide, Sb, GeS2 or other similar materials.
In one embodiment, after the first layer of doping material 430 has been deposited, layers of the switching layer 420 material may be sequentially deposited above the first layer of doping material 430 prior to disposing a second doping layer 435 forming a layer of switching layer 420 material between the first doping layer 430 and the second doping layer 435. In another embodiment, the second doping layer 435 may be disposed directly above the first layer of doping material 430. The second layer of doping material 435 may be disposed using a CVD, ALD, sputtering or other suitable methods. In one embodiment, the material of the second doping layer 435 may be the same as the material of the first doping layer 430. In another embodiment, the material of the second doping layer 435 may be any suitable material that is different than the material of the first doping layer 430. Once the second doping layer 435 has been disposed, switching layer 420 material may be disposed above the second doping layer 435 to form the top region 470 of the switching layer 420. In some embodiments, the doping material of the first doping layer 430 and the doping material of the second doping layer 435 may diffuse to adjacent layers of the switching layer 420. This may result in the switching layer 420 material between the first doping layer 430 and the second doping layer 435 having concentrations of the doping material of the first doping layer 430 and the doping material of the second doping layer 435.
Although memory structure 400 is illustrated as having multiple doping layers, in other embodiments memory structure may have multiple lateral regions containing varying concentrations of one or more doping materials, as described in
Method 500 begins at block 510 by disposing a bottom region of a switching layer above a bottom electrode. The switching layer may be disposed by CVD, ALD, sputtering or other suitable methods. In one embodiment, the switching layer may be a dielectric material such as HfOx, TaOx, TiOx or any suitable material. In another embodiment, the switching layer may be a solid electrolyte such as YSZ, BASE, LaF3 or other similar materials. At block 420, a one or more lateral regions including doping material may be disposed above the bottom region. The lateral regions may be disposed by CVD, ALD, sputtering or other suitable methods. In one embodiment, the lateral regions may be one or more doping layers as described in
The above description of illustrated embodiments of the disclosure, including what is described in the Abstract, is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. While specific embodiments of, and examples for, the disclosure are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the disclosure, as those skilled in the relevant art will recognize. Other embodiments may have layers in different orders, additional layers or fewer layers than the illustrated embodiments.
Various operations are described as multiple discrete operations, in turn, in a manner that is most helpful in understanding the present disclosure, however, the order of description should not be construed to imply that these operations are necessarily order dependent. In particular, these operations need not be performed in the order of presentation.
The terms “over,” “above” “under,” “between,” and “on” as used herein refer to a relative position of one material layer or component with respect to other layers or components. For example, one layer deposited above or over or under another layer may be directly in contact with the other layer or may have one or more intervening layers. Moreover, one layer deposited between two layers may be directly in contact with the two layers or may have one or more intervening layers. In contrast, a first layer “on” a second layer is in direct contact with that second layer. Similarly, unless explicitly stated otherwise, one feature deposited between two features may be in direct contact with the adjacent features or may have one or more intervening layers.
The words “example” or “exemplary” are used herein to mean serving as an example, instance, or illustration. Any aspect or design described herein as “example’ or “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects or designs. Rather, use of the words “example” or “exemplary” is intended to present concepts in a concrete fashion. As used in this application, the term “or” is intended to mean an inclusive “or” rather than an exclusive “or.” That is, unless specified otherwise, or clear from context, “X includes A or B” is intended to mean any of the natural inclusive permutations. That is, if X includes A; X includes B; or X includes both A and B, then “X includes A or B” is satisfied under any of the foregoing instances. In addition, the articles “a” and “an” as used in this application and the appended claims may generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form. Moreover, use of the term “an embodiment” or “one embodiment” or “an embodiment” or “one embodiment” throughout is not intended to mean the same embodiment or embodiment unless described as such. The terms “first,” “second,” “third,” “fourth,” etc. as used herein are meant as labels to distinguish among different elements and may not necessarily have an ordinal meaning according to their numerical designation.
This application is a continuation application of U.S. patent application Ser. No. 17/230,273, filed on Apr. 14, 2021, which is a continuation application of U.S. patent application Ser. No. 16/349,252, filed on May 10, 2019, now U.S. Pat. No. 11,018,295, which is a national stage application under 35 U.S.C. § 371 of International Application No. PCT/US2017/061394, filed on Nov. 13, 2017. International Application No. PCT/US2017/061394 is based on and claims priority to U.S. Provisional Patent Application No. 62/421,774, filed on Nov. 14, 2016, and based on and claims priority to U.S. Provisional Patent Application No. 62/503,848, filed on May 9, 2017. The above-referenced applications are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
6235586 | Au et al. | May 2001 | B1 |
8866122 | Lee et al. | Oct 2014 | B1 |
9281475 | Chang et al. | Mar 2016 | B2 |
9379322 | Huang et al. | Jun 2016 | B2 |
9722177 | Molas | Aug 2017 | B2 |
10037801 | Sekar | Jul 2018 | B2 |
10186553 | Wu et al. | Jan 2019 | B2 |
10199098 | Sekar | Feb 2019 | B2 |
10224480 | Rinerson | Mar 2019 | B2 |
10340312 | Chevallier | Jul 2019 | B2 |
10388372 | Sekar | Aug 2019 | B2 |
10622062 | Sekar | Apr 2020 | B2 |
10777608 | Lu | Sep 2020 | B2 |
10783964 | Sekar | Sep 2020 | B2 |
10868246 | Karpov | Dec 2020 | B2 |
10943655 | Lu | Mar 2021 | B2 |
10998044 | Haukness et al. | May 2021 | B2 |
11018295 | Lu | May 2021 | B2 |
11081168 | Zhao et al. | Aug 2021 | B2 |
11342499 | Glassman | May 2022 | B2 |
11468947 | Lu | Oct 2022 | B2 |
11653580 | Lu | May 2023 | B2 |
20060097288 | Baek et al. | May 2006 | A1 |
20090289251 | Kiyotoshi | Nov 2009 | A1 |
20100243983 | Chiang et al. | Sep 2010 | A1 |
20130294145 | Sandhu | Nov 2013 | A1 |
20140322862 | Xie et al. | Oct 2014 | A1 |
20150364679 | Molas | Dec 2015 | A1 |
20160379710 | Sekar | Dec 2016 | A1 |
20170186812 | Lee et al. | Jun 2017 | A1 |
20170186948 | Kim | Jun 2017 | A1 |
20170213958 | Kim et al. | Jul 2017 | A1 |
20170294580 | Navarro | Oct 2017 | A1 |
20180330782 | Sekar | Nov 2018 | A1 |
20190156886 | Sekar | May 2019 | A1 |
20190259945 | Jung | Aug 2019 | A1 |
20190288037 | Lu | Sep 2019 | A1 |
20190288195 | Lu | Sep 2019 | A1 |
20190355414 | Sekar | Nov 2019 | A1 |
20190371399 | Haukness | Dec 2019 | A1 |
20190392897 | Lu | Dec 2019 | A1 |
20200211644 | Sekar | Jul 2020 | A1 |
20200343306 | Zhang | Oct 2020 | A1 |
20210110870 | Lu | Apr 2021 | A1 |
20210234093 | Lu | Jul 2021 | A1 |
20230225227 | Lu | Jul 2023 | A1 |
Number | Date | Country |
---|---|---|
101425559 | May 2009 | CN |
101882628 | Nov 2010 | CN |
102683583 | Sep 2012 | CN |
103117359 | May 2013 | CN |
104183633 | Dec 2014 | CN |
105206743 | Dec 2015 | CN |
110114894 | Aug 2019 | CN |
110114894 | Aug 2019 | CN |
2955717 | Dec 2015 | EP |
2955717 | Dec 2015 | EP |
2955718 | Dec 2015 | EP |
2955718 | Dec 2015 | EP |
3539132 | Sep 2019 | EP |
3539132 | Sep 2019 | EP |
3539132 | Nov 2019 | EP |
3539132 | Nov 2019 | EP |
2013-125903 | Jun 2013 | JP |
0104949 | Jan 2001 | WO |
2013028376 | Feb 2013 | WO |
2018063287 | Apr 2018 | WO |
WO-2018063287 | Apr 2018 | WO |
2018089936 | May 2018 | WO |
2018089937 | May 2018 | WO |
WO-2018089936 | May 2018 | WO |
WO-2018089937 | May 2018 | WO |
2018089936 | Jan 2019 | WO |
WO-2018089936 | Jan 2019 | WO |
2019055052 | Mar 2019 | WO |
Entry |
---|
PCT International Search Report and the Written Opinion dated Feb. 20, 2018, issued in related International Application No. PCT/US2017/061394 (8 pages). |
PCT International Preliminary Report on Patentability dated May 23, 2019, issued in related International Application No. PCT/US2017/061394 (7 pages). |
First Search dated Oct. 9, 2022, issued in related Chinese Application No. 201780080884.8 (2 pages). |
First Office Action dated Oct. 17, 2022, issued in related Chinese Application No. 201780080884.8, with English machine translation (14 pages). |
Non-Final Office Action dated Jul. 11, 2022, issued in related U.S. Appl. No. 17/230,273 (12 pages). |
Final Office Action dated Oct. 27, 2022, issued in related U.S. Appl. No. 17/230,273 (8 pages). |
Notice of Allowance dated Jan. 11, 2023, issued in related U.S. Appl. No. 17/230,273 (9 pages). |
Non-Final Office Action dated Nov. 13, 2020, issued in related U.S. Appl. No. 16/349,252 (9 pages). |
Notice of Allowance dated Feb. 5, 2021, issued in related U.S. Appl. No. 16/349,252 (9 pages). |
Number | Date | Country | |
---|---|---|---|
20230225227 A1 | Jul 2023 | US |
Number | Date | Country | |
---|---|---|---|
62503848 | May 2017 | US | |
62421774 | Nov 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17230273 | Apr 2021 | US |
Child | 18114419 | US | |
Parent | 16349252 | US | |
Child | 17230273 | US |