Claims
- 1. A non-volatile memory array comprising:
a first bit line connecting a first plurality of memory cells, wherein the first plurality of memory cells are within a first well and are connected in series; a second bit line connecting a second plurality of memory cells, wherein the second plurality of memory cells are within a second well and are connected in series; and an isolation region separating the first plurality of memory cells from the second plurality of memory cells.
- 2. The non-volatile memory array of claim 1 wherein the isolation region is a shallow trench isolation region.
- 3. The non-volatile memory array of claim 1 further comprising:
a word line connecting one of the first plurality of memory cells to one of the second plurality of memory cells.
- 4. The non-volatile memory array of claim 1 wherein the first well and the second well are within a third well.
- 5. The non-volatile memory array of claim 4 wherein the first and second wells are p-well regions.
- 6. The non-volatile memory array of claim 5 wherein the third well is an n-well region.
- 7. The non-volatile memory array of claim 1 further comprising:
a first transistor within the first well; a second transistor within the second well; and a drain select line connecting the first transistor to the second transistor.
- 8. A non-volatile memory array comprising:
a first memory cell within a first well; a second memory cell within a second well which is separated from the first well by an isolation region, the second memory cell being connected to the first memory cell by a word line; a third memory cell serially connected to the first memory cell; and a fourth memory cell serially connected to the second memory cell.
- 9. The non-volatile memory array of claim 8, wherein the non-volatile memory array is on a same integrated circuit with a second non-volatile memory array, the second non-volatile memory array having a different memory architecture from the non-volatile memory array and having separate and independent bit line and word line circuitry from the non-volatile memory array.
- 10. The non-volatile memory array of claim 8 wherein the isolation region is a shallow trench isolation region.
- 11. A semiconductor device having an electrically erasable programmable read only memory (EEPROM) array of memory cells comprising:
a first p-well region within a semiconductor substrate; a second p-well region within the semiconductor substrate, wherein the second p-well region is spaced apart and electrically isolated from the first p-well region; a first column of memory cells within the first p-well region; a second column of memory cells within the second p-well region; a first bit line comprising a first conductor electrically connecting a first current electrode of a first transistor in the first column of memory cells and a second conductor electrically connecting a second current electrode of another transistor in the first column of memory cells; and a second bit line comprising a third conductor electrically connecting a first current electrode of a first transistor in the second column of memory cells and a fourth conductor electrically connecting a second current electrode of another transistor in the second column of memory cells.
- 12. A semiconductor device comprising:
a semiconductor substrate; a first well within the semiconductor substrate, wherein the first well has a first conductivity type; a second well and a third well, wherein:
the second and third wells are separated by an isolation structure; the second and third wells are within the first well; and the second and third wells are doped a second conductivity type that is different than the first conductivity type; a first memory cell overlying the second well; a second memory cell overlying the third well; a first word line electrically coupling the first memory cell and the second memory cell; a third memory cell overlying the second well; and a first bit line connecting the third memory cell and the first memory cell in series.
- 13. The semiconductor device of claim 12 wherein the isolation structure is a shallow trench isolation region.
- 14. The semiconductor device of claim 12 wherein the first conductivity type is n-type.
- 15. A method for programming a non-volatile memory array comprising:
selecting a predetermined memory cell wherein:
the predetermined memory cell is electrically connected in series to a first memory cell within a first well; and the predetermined memory cell is isolated from a second memory cell within a second well; biasing a first bit line connected to the predetermined memory cell with a first voltage; and biasing a first word line connected to the predetermined memory cell with a second voltage, wherein the second voltage is opposite in sign compared to the first voltage.
- 16. The method of claim 15 further comprising biasing the first well at a same voltage as the first bit line.
- 17. The method of claim 15 wherein the first voltage is within a range of about minus seven to minus nine volts.
- 18. The method of claim 17 wherein the second voltage is within a range of about eight to ten volts.
- 19. The method of claim 15 further comprising:
biasing a second bit line not connected to the predetermined memory cell with a third voltage, wherein the third voltage is different than the first voltage; and biasing a second word line not connected to the predetermined memory cell with a fourth voltage, wherein the fourth voltage is different than the second voltage.
- 20. The method of claim 19 wherein the third voltage is approximately zero volts.
- 21. The method of claim 20 wherein the fourth voltage is approximately zero volts.
- 22. The method of claim 15, further comprising:
erasing the predetermined memory cell prior to biasing the first word line and the first bit line.
- 23. A method of programming a non-volatile memory array comprising:
selecting a first memory cell within a plurality of serially connected memory cells comprising:
applying a first voltage to a bit line electrically coupled to the first memory cell; and applying a second voltage a to word line electrically coupled to the first memory cell, wherein the second voltage is opposite in polarity compared to the first voltage; deselecting a second memory cell comprising:
applying a third voltage to a bit line electrically coupled to the second memory cell, wherein the third voltage is different than the first voltage; and applying a fourth voltage to a word line electrically coupled to the second memory cell, wherein the fourth voltage is different than the second voltage.
- 24. The method of claim 23 further comprising selecting the second voltage to have a voltage value that minimizes tunneling current flow in the bit line electrically coupled to the second memory cell.
- 25. The method of claim 23 wherein:
the first voltage is in a range of about minus seven to minus nine volts; the second voltage is in a range of about eight to ten volts; the third voltage is approximately zero volt; and the fourth voltage is approximately zero volt.
- 26. The method of claim 23 further comprising:
erasing the first memory cell prior to selecting the first memory cell.
RELATED APPLICATION
[0001] This application is related to Hu et al., Attorney Docket Number SC91121A entitled “Non-Volatile Memory, Method of Manufacture, And Method of Programming,” filed Aug. 15, 2000.