Number | Date | Country | Kind |
---|---|---|---|
2000-328127 | Oct 2000 | JP | |
2001-106309 | Apr 2001 | JP |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP01/09390 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO02/39502 | 5/16/2002 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5654568 | Nakao | Aug 1997 | A |
6069382 | Rahim | May 2000 | A |
Number | Date | Country |
---|---|---|
62-291970 | Dec 1987 | JP |
5-190863 | Jun 2001 | JP |
2001-156188 | Jun 2001 | JP |
Entry |
---|
“Twin MONOS Cell With Dual Control Gates”, Hayashi, Y. et al.; 2000 Symposium on VLSI Technology Digest of Technical Papers, Jun. 2000; pp. 122-123. |