Claims
- 1. A nonvolatile semiconductor memory device comprising:
- a nonvolatile memory cell;
- a word line connected to said nonvolatile memory cell;
- a decoder to which an address signal is input;
- a word line driver having a first node, a second node, an output node, a first P-channel transistor and a first N-channel transistor, a first terminal of said first P-channel transistor being connected to said first node, a second terminal of said first P-channel transistor being connected to said output node, a substrate terminal of said first P-channel transistor being connected to said first node, a substrate terminal of said first N-channel transistor being connected to said second node, and said output node supplying a first predetermined potential to said word line;
- a second N-channel transistor having a gate terminal to which a second predetermined potential is applied, a first terminal of said second N-channel transistor being connected to said decoder and a second terminal of said second N-channel transistor being connected to a gate terminal of said first P-channel transistor; and
- a second P-channel transistor having a gate terminal connected to which a predetermined signal is applied, a first terminal of said second P-channel transistor being connected to a gate terminal of said first P channel transistor, a second terminal of said second P-channel transistor being connected to a substrate terminal of said second P-channel transistor,
- wherein in an erase mode a negative potential is applied to said second node of said word line driver, and a voltage greater than the negative potential is applied to both said first node of said word line driver and the second terminal of said second P-channel transistor.
- 2. The nonvolatile semiconductor memory device according to claim 1, wherein said first N-channel transistor is provided on a well region having the negative potential applied thereto and isolated from a substrate on which said semiconductor memory device is formed in said erase mode.
- 3. The nonvolatile semiconductor memory device according to claim 2, wherein said well region and said substrate have P-type conductivity and said well region is formed within an N-type well formed in said substrate.
- 4. The nonvolatile semiconductor memory device according to claim 1, wherein said decoder comprises an AND gate.
- 5. The nonvolatile semiconductor memory device according to claim 1, further comprising a decode select signal decoding circuit for receiving a decode select signal and for outputting a first signal and a second signal which is complementary to the first signal;
- a transfer gate circuit including a third N-channel transistor connected between said output node and said word line and having a gate electrode supplied with the first signal; and
- a fourth N-channel transistor connected between said word line and said second node, and having a gate electrode supplied with the second signal,
- wherein said third N-channel transistor and said fourth N-channel transistor are provided on a well region having the negative potential applied thereto and isolated from a substrate on which said semiconductor memory device is formed in said erase mode.
- 6. The nonvolatile semiconductor memory device according to claim 5, wherein said transfer gate circuit includes a third P-channel transistor connected in parallel to said third N-channel transistor.
- 7. The nonvolatile semiconductor memory device according to claim 6, wherein said third P-channel transistor has a gate terminal supplied with the second signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-186439 |
Jul 1991 |
JPX |
|
Parent Case Info
This application is a Continuation of prior application Ser. No. 09/006,155, filed Jan. 13, 1998 which is a continuation of prior application Ser. No. 08/805,612, filed Feb. 26, 1997, now U.S. Pat. No. 5,512,459, which is a continuation of prior application Ser. No. 08/603,273, filed Feb. 20, 1996, now U.S. Pat. No. 5,680,349 which is a continuation of prior application Ser. No. 08/358,714, filed Dec. 19, 1994, now U.S. Pat. No. 5,513,146 which is a divisional of prior application Ser. No. 07/918,027, filed Jul. 24, 1992, now U.S. Pat. No. 5,392,253.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0254139 |
Jan 1988 |
EPX |
0314180 |
May 1989 |
EPX |
0345791 |
Dec 1989 |
EPX |
Non-Patent Literature Citations (4)
Entry |
D'Arrigo, et al. "Nonvolatile Memories," ISSCC 89, pp. 132-133, Feb. 16, 1989. |
Mukherjee, et al., "A Single Transistor EEPROM Cell and Its Implementation in a 512K CMOS EEPROM," IEDM 85, pp. 616-619, 1985 no month. |
Haddad, et al., "An Investigation of Erase--Mode Dependent Hole Trapping in Flash EEPROM Memory Cell," IEEE, vol. 11, No. 11, pp. 514-516, Nov. 1990. |
Ajika, et al., "A 5 Volt Only 16M Bit Flash EEPROM Cell With a Simple Stacked Gate Structure," IEDM 90, pp. 115-118, 1990 no month. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
918027 |
Jul 1992 |
|
Continuations (4)
|
Number |
Date |
Country |
Parent |
006155 |
Jan 1998 |
|
Parent |
805612 |
Feb 1997 |
|
Parent |
603273 |
Feb 1996 |
|
Parent |
358714 |
Dec 1994 |
|