Claims
- 1. A nonvolatile semiconductor memory device comprising:
- a nonvolatile memory cell;
- a word line connected to said nonvolatile memory cell;
- a decoder to which an address signal is input;
- a word line driver having a first node, a second node and an output node, a first P-channel transistor and a first N-channel transistor, said first P-channel transistor having a gate terminal and a first current path, a first end of said first current path of said first P-channel transistor being connected to said first node, a second end of said first current path being connected to said output node, said output node supplying a predetermined potential to said word line, and a first power supply potential being supplied to said first node;
- a second N-channel transistor having a gate terminal and a second current path, a second power supply potential being supplied to said gate terminal of said N-channel transistor, a first end of said second current path of said second N-channel transistor being connected to said decoder, and a second end of said second current path of said second N-channel transistor being connected to said gate terminal of said first P-channel transistor; and
- a second P-channel transistor having a gate terminal and a third current path, a predetermined signal being applied to said gate terminal of said second P-channel transistor, said first power supply potential being supplied to a first end of said third current path of said second P-channel transistor, and a second end of said third current path of said second P-channel transistor being connected to said gate terminal of said first P-channel transistor,
- wherein a negative potential is applied to said second node of said word line driver, said first power supply potential includes at least two kinds of potential, and a maximum potential of said first power supply potential is greater than said second power supply potential.
- 2. The nonvolatile semiconductor memory device according to claim 1, wherein said first power supply potential has at least a boosted potential greater than a standard power supply potential, and said second power supply potential includes said standard power supply potential.
- 3. The nonvolatile semiconductor memory device according to claim 1, further comprising a decode select signal decoding circuit for receiving a decode select signal and for outputting, a first signal and a second signal which is complementary to said first signal;
- a transfer gate circuit including a third N-channel transistor connected between said output node and said word line and having a gate electrode supplied with said first signal; and
- a fourth N-channel transistor connected between said word line and said second node, and having a gate electrode supplied with said second signal,
- wherein said third and said fourth N-channel transistors are provided on a well region having said negative potential applied thereto and isolated from a substrate on which said semiconductor memory device is formed in said erase mode.
- 4. The nonvolatile semiconductor memory device according to claim 3, wherein said transfer gate circuit includes a third P-channel transistor connected in parallel to said third N-channel transistor.
- 5. The nonvolatile semiconductor memory device according to claim 4, wherein said third P-channel transistor has a gate terminal supplied with said second signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-186439 |
Jul 1991 |
JPX |
|
Parent Case Info
This application is a continuation of prior U.S. patent application Ser. No. 09/307,709, filed May 10, 1999, which is a continuation of prior application Ser. No. 09/006,155, filed Jan. 13, 1998, which is a continuation of prior application Ser. No. 08/805,612, filed Feb. 26, 1997, now U.S. Pat. No. 5,812,459, which is a continuation of prior application Ser. No. 08/603,273, filed Feb. 20, 1996, now U.S. Pat. No. 5,680,349, which is a continuation of prior application Ser. No. 08/358,714, filed Dec. 19, 1994, now U.S. Pat. No. 5,513,146, which is a divisional of prior application Ser. No. 07/918,027, filed Jul. 24, 1992, now U.S. Pat. No. 5,392,253.
US Referenced Citations (17)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0254139 |
Jan 1988 |
EPX |
0314180 |
May 1989 |
EPX |
0345791 |
Dec 1989 |
EPX |
Non-Patent Literature Citations (4)
Entry |
D'Arrigo, et al. "Nonvolatile Memories," ISSCC 89, pp. 132-133, Feb. 16, 1989. |
Mukherjee, et al., "A Single Transistor EEPROM Cell and Its Implementation in a 512K CMOS EEPROM," IEDM 85, pp. 616-619, 1985 no month. |
Haddad, et al., "An Investigation of Erase--Mode Dependent Hole Trapping in Flash EEPROM Memory Cell," IEEE, vol. 11, No. 11, pp. 514-516, Nov. 1990. |
Ajika, et al., "A 5 Volt Only 16M Bit Flash EEPROM Cell With a Simple Stacked Gate Structure," IEDM 90, pp. 115-118, 1990 no month. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
918027 |
Jul 1992 |
|
Continuations (5)
|
Number |
Date |
Country |
Parent |
307709 |
May 1999 |
|
Parent |
006155 |
Jan 1998 |
|
Parent |
805612 |
Feb 1997 |
|
Parent |
603273 |
Feb 1996 |
|
Parent |
358714 |
Dec 1994 |
|