Claims
- 1. A memory device comprising:a first signal line connected to a first end of a unit of memory cells; a second signal line connected to a second end of the unit of memory cells; and a reading circuit connected to said first signal line, for reading said memory cells, and wherein said reading circuit includes a first switch for connecting said first signal line to a first node, a sense amplifier for detecting a potential of said first node and a capacitor connected at a first end to said first node and at a second end to a second node, a potential of said second node being changed, when said sense amplifier detects the potential of said first node.
- 2. A memory device according to claim 1, in which a potential of said second signal line is set to a potential higher than a potential of said first signal line during a reading operation.
Priority Claims (4)
| Number |
Date |
Country |
Kind |
| 9-124493 |
May 1997 |
JP |
|
| 9-224922 |
Aug 1997 |
JP |
|
| 9-340971 |
Dec 1997 |
JP |
|
| 10-104652 |
Apr 1998 |
JP |
|
Parent Case Info
This application is a divisional of prior application Ser. No. 09/078,137, filed May 14, 1998.
US Referenced Citations (4)
| Number |
Name |
Date |
Kind |
|
5172338 |
Mehrotra et al. |
Dec 1992 |
|
|
5652719 |
Tanaka et al. |
Jul 1997 |
|
|
5805501 |
Shiau et al. |
Sep 1998 |
|
|
5870334 |
Hemink et al. |
Feb 1999 |
|
Non-Patent Literature Citations (1)
| Entry |
| Tae-Sung et al., “A 3.3V 128 Mb Multi-Level NAND Flash Memory for Mass Storage Applications”; IISSC Digest of Technical Papers; Feb. 1996; pp. 32-33. |