Claims
- 1. A semiconductor device comprising:
- a first semiconductor device connected between a high-voltage power supply and an output; and
- a second semiconductor device connected between said output and ground;
- said first semiconductor device including a first plurality of electrically isolated p-type wells, wherein at least two of said first plurality of p-type wells each has a first n-channel depletion-mode transistor formed therein, wherein the first n-channel depletion-mode transistor in a first well is connected in series with the first n-channel depletion mode transistor in a second well, a source of the said first n-channel depletion-mode transistor in a first respective first or second well is connected to the first respective well, and a gate of said first n-channel depletion-mode transistor is connected to a drain thereof; and
- said second semiconductor device including a second plurality of electrically isolated p-type wells, wherein at least two of said second plurality of p-type wells each has a first n-channel enhancement-mode transistor formed therein, wherein the n-channel enhancement-mode transistor in a first well of said second plurality of p-type well is connected in series with the first n-channel enhancement-mode transistor in a second well of said second plurality of p-type wells, a source of the first n-channel enhancement-mode transistor in a second respective first or second well is connected to said second respective well, and a gate of said first n-channel enhancement-mode transistor is connected to a drain thereof.
- 2. A semiconductor device comprising:
- a first semiconductor device connected between a high-voltage power supply and an output; and
- a second semiconductor device connected between said output and ground;
- said first semiconductor device including a first plurality of electrically isolated p-type wells, wherein at least two of said first plurality of p-type wells each has a first n-channel depletion-mode transistor formed therein, wherein the first n-channel depletion-mode transistor in a first well is connected in series with the first n-channel depletion mode transistor in a second well, a source of the said first n-channel depletion-mode transistor in a first respective first or second well is connected to the first respective well, and a gate of said first n-channel depletion-mode transistors is connected to a drain thereof; and
- said second semiconductor device including a plurality of electrically isolated p-type wells, wherein at least two of said plurality of p-type wells each has a first n-channel enhancement-mode transistor formed therein, wherein n-channel enhancement-mode transistors in a first well of said second plurality of p-type wells are connected in series with the first n-channel enhancement-mode transistor in a second well of said second plurality of p-type well, a source of the first n-channel enhancement-mode transistor in a second respective first or second well is connected to said second respective well, and a gate of said first n-channel enhancement-mode transistor is connected to a drain thereof and a voltage of an order of (n-m)/n of said high-voltage power supply is applied to a gate of an m-th enhancement-mode transistor, and 0 V or a voltage of an order of 1/n of said high-voltage power supply is applied to a gate of an n-th enhancement-mode transistor, thereby outputting at its output a high voltage or 0 V electrical signal.
- 3. A semiconductor device according to claim 1, wherein said second semiconductor device is so configured as to permit trimming of a number of stages of n-channel enhancement-mode transistors.
- 4. A semiconductor device, comprising:
- a first semiconductor device connected between a high-voltage power supply and an output; and
- a second semiconductor device connected between said output and ground;
- said first semiconductor device including a first plurality of electrically isolated p-type wells, wherein at least two of said first plurality of p-type wells each has n-channel depletion-mode transistor means formed therein, said n-channel depletion-mode transistor means for processing electrical signals therethrough, wherein the n-channel depletion-mode transistor means in a first well are connected in series with the n-channel depletion-mode transistor means in a second well, and wherein a source of the n-channel depletion-mode transistor means of a first respective first or second well is connected to the first respective well, and wherein a gate of the n-channel depletion-mode transistor means is connected to a drain thereof; and
- said second semiconductor device including a second plurality of electrically isolated p-type wells, wherein at least two of said second plurality of p-type wells each has n-channel enhancement-mode transistor means formed therein, said n-channel enhancement-mode transistor means for processing electrical signals therethrough, wherein n-channel enhancement-mode transistor means in a first well of said second plurality of p-type wells are connected in series with n-channel enhancement-mode transistor means in a second well of said second plurality of p-type wells, and wherein a source of the n-channel enhancement-mode transistor means in a second respective first or second well is connected to the second respective well, and a gate of the n-channel enhancement-mode transistor means is connected to a drain thereof.
- 5. A semiconductor device as recited in claim 4, wherein at least one of said n-channel depletion-mode transistor means comprises a plurality of n-channel depletion-mode transistors, said plurality of n-channel depletion-mode transistors being connected in series with each other.
- 6. A semiconductor device as recited in claim 4, wherein at least one of said n-channel enhancement-mode transistor means comprises a plurality of n-channel enhancement-mode transistors, said plurality of n-channel enhancement-mode transistors being connected in series with each other.
- 7. A semiconductor device as recited in claim 4, wherein at least one of said n-channel depletion-mode transistor means comprises one n-channel depletion-mode transistor.
- 8. A semiconductor device as recited in claim 4, wherein at least one of said n-channel enhancement-mode transistor means comprises one n-channel enhancement-mode transistor.
- 9. A semiconductor device as recited in claim 1, wherein one of said at least two p-type wells of said first plurality of p-type wells has a second n-channel depletion-mode transistor formed therein, said second depletion-mode transistor being connected in series with said first n-channel depletion-mode transistor.
- 10. A semiconductor device as recited in claim 1, wherein one of said at least two p-type wells of said second plurality of wells has a second n-channel enhancement-mode transistor formed therein, said second enhancement-mode transistor being connected in series with said first n-channel enhancement-mode transistor.
- 11. A semiconductor device as recited in claim 2, wherein one of said at least two p-type wells of said first plurality of wells has a second n-channel depletion-mode transistor formed therein, said second depletion-mode transistor being connected in series with said first n-channel depletion-mode transistor.
- 12. A semiconductor device as recited in claim 2, wherein one of said at least two p-type wells of said second plurality of wells has a second n-channel enhancement-mode transistor formed therein, said second enhancement-mode transistor being connected in series with said first n-channel enhancement-mode transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-057380 |
Mar 1993 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/186,118 filed Jan. 25, 1994, now U.S. Pat. No. 5,406,524.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0007557 |
Jan 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
186118 |
Jan 1994 |
|