Claims
- 1. A nonvolatile semiconductor memory having a matrix (1) of nonvolatile erasable memory cells (Mij) formed at intersections of word lines (WL1 to Wlm) and bit lines (BL11 to BL1K, . . . , Bln1 to Blnk), a row decoder (3), a column decoder (5), and sense amplifiers (7) connected to the bit lines (BL11 to BL1k, . . . , Bln1 to Blnk), respectively, the nonvolatile semiconductor memory involving a plurality of read modes requiring different source voltages, the nonvolatile semiconductor memory comprising:
- a source voltage input portion;
- reference voltage generation means connected to said source voltage input portion;
- boost means, connected to said source voltage input portion and said reference voltage generation means, including a capacitance element; and
- charging quantity changing means, connected to said boost means, for changing a charge quantity of said capacitance element in several levels according to different voltages required for said read modes, and said charge quantity changing means including charging means for charging said capacitance element.
- 2. The semiconductor memory according to claim 1, wherein said reference voltage generation means functions also as said charging means.
- 3. The semiconductor memory according to claim 1, wherein the charge quantity changing means provided for the charging means includes amplitude changing means for changing the amplitude of a clock pulse provided to the capacitance element in several levels according to the different voltages required for the read modes.
- 4. The semiconductor memory according to claim 1, wherein the charge quantity changing means provided for the charging means includes charge quantity selection means for changing the charge voltage of the capacitance element in several levels according to the different voltages required for the read modes.
- 5. The semiconductor memory according to claim 3, wherein the amplitude changing means employs a clock pulse having a predetermined amplitude.
- 6. The semiconductor memory according to claim 4, wherein the charge quantity selection means is controlled by a clock circuit.
- 7. The semiconductor memory according to claim 1, wherein the different voltages required for the read modes are obtained by selectively adding an output voltage of the reference voltage generation means to an output voltage of the boost means.
- 8. The semiconductor memory according to claim 1, wherein the reference voltage generation means connected to the boost means comprises:
- a p-channel enhancement FET having a source connected to an internal or external power source and a gate receiving a first control signal; and
- an n-channel depletion FET having a drain connected to the drain of the p-channel enhancement FET, a gate receiving a second control signal, and a source connected to a node where an increased voltage appears.
- 9. The semiconductor memory according to claim 8, further comprising:
- control means that sets the second control signal to level "H" and then the first control signal to level "L" when charging, and sets the second control signal to level "L" and then the first control signal to level "H" when increasing the voltage.
Priority Claims (8)
Number |
Date |
Country |
Kind |
3-346663 |
Dec 1991 |
JPX |
|
4-137080 |
May 1992 |
JPX |
|
4-191793 |
Jul 1992 |
JPX |
|
4-248023 |
Sep 1992 |
JPX |
|
4-271869 |
Oct 1992 |
JPX |
|
4-274355 |
Oct 1992 |
JPX |
|
4-324302 |
Dec 1992 |
JPX |
|
4-325544 |
Dec 1992 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 07/996,942 filed Dec. 28, 1992 pending.
US Referenced Citations (12)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-73497 |
Mar 1991 |
JPX |
91-1774 |
Jan 1991 |
KRX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
996942 |
Dec 1992 |
|