Claims
- 1. A nonvolatile semiconductor storage system comprising:
- a plurality of memory transistors arranged in a matrix, each of said memory transistors comprising a floating gate electrode, a control gate electrode, a source region and a drain region, the data writing and erasing operations of memory transistors being carried out by injection and release of electrons relative to said floating gate electrode;
- a plurality of bit lines, the drain region of each memory transistor being connected to one of said bit lines;
- a source line, the source region of each memory transistor being connected to said source line;
- a plurality of word lines, the control gate electrode of each memory transistor being connected to one of said word lines;
- a negative voltage generating circuit for applying a negative voltage to the substrates of said memory transistors during a reading operation.
- 2. A nonvolatile semiconductor storage system as defined in claim 1, further comprising means for reducing the threshold voltage difference, during the erasing operation, between the threshold voltage of a memory transistor in which the threshold voltage is most slowly reduced and the threshold voltage of another memory transistor in which the threshold voltage is most rapidly reduced.
- 3. A nonvolatile semiconductor storage system as defined in claim 1, further comprising an x-decoder for applying a positive voltage to at least one word line of said plurality of word lines during a reading operation, the at least one word line connected to a memory transistor subjected to the reading operation and for applying a negative voltage to at least another of said plurality of word lines during the reading operation.
- 4. A nonvolatile semiconductor storage system as defined in claim 2, further comprising an x-decoder for applying a positive voltage to at least one word line of said plurality of word lines during a reading operation, the at least one word line connected to a memory transistor subjected to the reading operation and for applying a negative voltage to at least another of said plurality of word lines during the reading operation.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-11969 |
Jan 1993 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/454,710 filed May 31, 1995 now U.S. Pat. No. 5,574,686 which in turn is a Division of application Ser. No. 08/187,311 filed Jan. 27, 1994, now U.S. Pat. No. 5,432,738.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
1-294297 |
Nov 1989 |
JPX |
4-3395 |
Jan 1992 |
JPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
454710 |
May 1995 |
|
Parent |
187311 |
Jan 1994 |
|