Claims
- 1. An on-chip transformer balun comprises:
primary winding having at least one primary turn, wherein the at least one primary turn is substantially symmetrical, and wherein the primary winding is on at least one dielectric layer; and secondary winding having at least one secondary turn, wherein the at least one secondary turn is substantially symmetrical, and wherein the secondary winding is on at least one other dielectric layer and is magnetically coupled to the primary winding.
- 2. The on-chip transformer balun of claim 1, wherein the at least one primary turn further comprises:
a plurality of turns on a first one of the at least one dielectric layer; and a plurality of metal bridges on a second one of the at least one dielectric layer, wherein the plurality of metal bridges are operably connected to the plurality of turns to provide the primary winding.
- 3. The on-chip transformer balun of claim 1, wherein the at least one secondary turn further comprises:
a plurality of turns on a first one of the at least one other dielectric layer; and a plurality of metal bridges on a second one of the at least one other dielectric layer, wherein the plurality of metal bridges are operably connected to the plurality of turns to provide the secondary winding.
- 4. The on-chip transformer balun of claim 1 further comprises:
the primary winding including an interwoven spiral-type primary inductor; and the secondary winding including an interwoven spiral-type secondary inductor that is substantially symmetrical to the primary winding.
- 5. The on-chip transformer balun of claim 4 further comprises:
the interwoven spiral-type primary inductor including a first number of multiple turns; and the interwoven spiral-type secondary inductor including a second number of multiple turns.
- 6. The on-chip transformer balun of claim 1, wherein the secondary winding further comprises:
a center tap operably connected to ground to provide a differential signal at end ports of the secondary winding.
- 7. The on-chip transformer balun of claim 1, wherein the at least one primary turn further comprises:
at least one turn on a first one of the at least one dielectric layer; at least one other turn on a second one of the at least one dielectric layer; and a plurality of vias operably connecting the at least one turn on the first one of the at least one dielectric layer in parallel to the at least one other turn on the second one of the at least one dielectric layer to provide the primary winding.
- 8. The on-chip transformer balun of claim 1, wherein the at least one secondary turn further comprises:
at least one turn on a first one of the at least one other dielectric layer; at least one other turn on a second one of the at least one other dielectric layer; and a plurality of vias operably connecting the at least one turn on the first one of the at least one other dielectric layer in parallel to the at least one other turn on the second one of the at least one other dielectric layer to provide the secondary winding.
- 9. The on-chip transformer balun of claim 1 further comprises:
a substrate, wherein the at least one dielectric layer of the primary winding is on the substrate, wherein the at least one other dielectric layer of the secondary winding is on the substrate such that the primary winding is magnetically and capacitively coupled to the secondary winding.
Parent Case Info
[0001] This patent application is claiming priority under 35 USC § 120 to co-pending patent application entitled Integrated Radio Having an On-Chip Transformer Balun, having a filing date of Jan. 23, 2002, and a Ser. No. 10/055,425.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10055425 |
Jan 2002 |
US |
Child |
10844930 |
May 2004 |
US |