1. Field of the Invention
The present invention relates to a one time programmable (OTP) memory cell, and more particularly, to a one time programmable memory cell capable of reducing current leakage.
2. Description of the Prior Art
Non-volatile memory (NVM) is a type of memory that retains information it stores even when no power is supplied to memory blocks thereof. Some examples include magnetic devices, optical discs, flash memory, and other semiconductor-based memory topologies. According to the programming times limit, non-volatile memory devices are divided into multi-time programmable (MTP) memory and one-time programmable (OTP) memory. As shown in
Please refer to
However, in the prior art, it is difficult to control rupture position of the gate oxide layer Ox, such that the OTP memory cell 100 of the prior art may work incorrectly or has slow bit response due to insufficient power caused by the leakage current.
The present invention provides a one time programmable (OTP) memory cell comprising a select gate transistor, a following gate transistor, and an antifuse varactor. The select gate transistor has a first gate terminal, a first drain terminal, and a first source terminal. The following gate transistor has a second gate terminal, a second drain terminal, and a second source terminal coupled to the first drain terminal. The antifuse varactor has a third gate terminal, a third drain terminal, and a third source terminal coupled to the second drain terminal. The select gate transistor, the following gate transistor, and the antifuse varactor are formed on the substrate structure.
The present invention provides another one time programmable (OTP) memory cell comprising a select gate transistor, a following gate transistor, and an antifuse varactor. The select gate transistor has a first gate terminal, a first drain terminal, and a first source terminal. The following gate transistor has a second gate terminal, a second drain terminal, and a second source terminal coupled to the first drain terminal. The antifuse varactor has a third gate terminal, and a third source terminal coupled to the second drain terminal. A part of the third gate terminal is formed right above a shallow trench insulation area. The select gate transistor, the following gate transistor, and the antifuse varactor are formed on the substrate structure.
The present invention provides a further one time programmable (OTP) memory cell comprising a substrate structure, a select gate transistor, a following gate transistor, an antifuse varactor and a dummy transistor. The select gate transistor is formed on the substrate structure and has a first gate terminal, a first drain terminal, and a first source terminal. The following gate transistor is formed on the substrate structure and has a second gate terminal, a second drain terminal, and a second source terminal coupled to the first drain terminal. The antifuse varactor is formed on the substrate structure and has a third gate terminal, a third drain terminal, and a third source terminal coupled to the second drain terminal. The dummy transistor is partially formed on the substrate structure and has a fourth gate terminal, and a fourth source terminal coupled to the third drain terminal. Apart of the fourth gate terminal is formed right above a shallow trench insulation area.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
The select gate transistor 210 has a first gate terminal G1, a first drain terminal D1, a first source terminal S1, and two first source/drain extension areas E1 respectively coupled to the first drain terminal D1 and the first source terminal S1. The following gate transistor 220 has a second gate terminal G2, a second drain terminal D2, a second source terminal S2 coupled to the first drain terminal D1, and two second source/drain extension areas E2 respectively coupled to the second drain terminal D2 and the second source terminal S2. The antifuse varactor 230 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, a third source terminal S3 coupled to the second drain terminal D2, and a third source/drain extension area E3 coupled with the third drain terminal D3 and the third source terminal S3 for shorting the third drain terminal D3 and the third source terminal S3.
According to the above arrangement, since the third gate terminal G3 is formed right above the third source/drain extension area E3, and horizontal edges of the third gate terminal G3 are within horizontal edges of the third source/drain extension area E3, thus the antifuse varactor 230 has no channel. Therefore, when programming the OTP memory cell 200, the gate oxide layer Ox3 of the antifuse varactor 230 is ensured to be ruptured on the third source/drain extension area E3, so as to reduce possibility of current escaping through the channel. As a result, the OTP memory cell 200 of the present invention is capable of reducing leakage current, such that problems of slow bit response or malfunction can be prevented. Moreover, the series-connected following gate transistor 220 can reduce junction leakage in a program inhibition status.
In addition, each of the first source/drain extension areas E1 has a first depth, and each of the second and third source/drain extension areas E2, E3 has a second depth deeper than the first depth. For example, the first source/drain extension areas E1 can be source/drain extension areas for core devices, and the second and third source/drain extension areas E2, E3 can be source/drain extension areas for I/O devices, such that PN junction breakdown of the following gate transistor 220 can be prevented. Furthermore, the second source/drain extension area E2 can be asymmetric thus drain side extension is deeper than source side extension. For example, the second source extension of following gate transistor can be depth of core device and second drain extension can be depth of I/O device separately. Besides, gate oxide layers Ox1-Ox3 of the first to third gate terminals G1-G3 are for core devices, thus the gate oxide layers Ox1-Ox3 of the first to third gate terminals G1-G3 are thinner than gate oxide layers for I/O devices.
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to
In the above embodiments, the first drain terminal D1 and the second source terminal S2 are integrated as a single terminal, and the second drain terminal D2 and the third source terminal S3 are also integrated as a single terminal, but in other embodiments of the present invention, the first drain terminal D1, the second source terminal S2, the second drain terminal D2, and the third source terminal S3 cab be separated from each other as independent terminals.
Please refer to
According to the above arrangement, the antifuse varactor 230 of the selected memory cell 200′ can be ruptured to be a resistor by the third voltage V3, such that data of logic “1” is written into the selected OTP memory cell 200′ at the selected row and selected column. On the other hand, for writing data of logic “0” into the selected OTP memory cell 200′ at the selected row and column, the voltage level at the third gate terminal can be set at 0V.
In addition, in
Please refer to
According to the above arrangement, data stored in a selected OTP memory cell 200′ at the selected row and column can be read via a bit line BL coupled to the first source terminals of the selected column.
In addition, in
In the embodiment of
Since the antifuse varactor 230 the OTP memory cell 200 has no channel, the memory array comprising the OTP memory cells of the present invention is able to perform a reverse read operation according to an operation bias condition different from the embodiment of
According to the above arrangement, data stored in a selected OTP memory cell 200′ at the selected row and column can be read via a signal line SL coupled to the third gate terminals of the selected row. The reading direction of the selected OTP memory cell in
In addition, in
In the embodiments of
In contrast to the prior art, the OTP memory cell of the present invention can reduce current leakage of the OTP memory cell by utilizing a MOS varactor for storing data, such that problems of slow bit response and malfunction can be prevented. Furthermore, the following gate transistor provides unique advantages in this invention. During program operation, the second gate terminal is biased to higher voltage than first gate terminal. It can form a cascade series transistor to resist high voltage damage from third gate terminal when antifuse is ruptured. Also second drain extension that adopts deeper depth can improve PN junction breakdown at drain side of following gate transistor. Besides, the OTP memory cell of the present invention is capable of performing both forward reading operation and reverse reading operation, so as to improve efficiency for reading operation.
In some other embodiments of the present invention, transistors of the OTP memory cell may be formed by using fin field effect transistor device (FinFET). Gate structure of the FinFET is formed over a substrate structure. The substrate structure may be a p type substrate, an n type substrate, a deep n well over a p substrate or an n type barrier layer over a p substrate, and so forth. And, the source/drain terminals of the FinFET are elevated and formed on the substrate structure by an epitaxial silicon phosphorous (SiP) or silicon carbide (SiC) process.
The select gate transistor 310 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 320 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 330 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, and a third source terminal S3 coupled to the second drain terminal D2. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select gate transistor 310, the following gate transistor 320, and the antifuse varactor 330.
The first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
Although there is no source/drain extension area formed in between any of the source terminals and drain terminals of the select gate transistor 310, the following gate transistor 320, and the antifuse varactor 330, when programming the OTP memory cell 400, the gate oxide layer Ox3 of the antifuse varactor 330 may be ruptured and possibility of current escaping through the channel is reduced because of the use of fin field effect transistor device (FinFET). As a result, the OTP memory cell 400 of the present invention is capable of reducing leakage current, such that problems of slow bit response or malfunction can be prevented. Moreover, the series-connected following gate transistor 320 can reduce junction leakage in a program inhibition status.
The select gate transistor 310 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 320 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 330 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, a third source terminal S3 coupled to the second drain terminal D2, and a third source/drain extension area E3 coupled with the third drain terminal D3 and the third source terminal S3 for shorting the third drain terminal D3 and the third source terminal S3. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select grate transistor 310 and the following gate transistor 320.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
The select gate transistor 310 has a first gate terminal G1, a first drain terminal D1, a first source terminal S1, and two first source/drain extension areas E1 respectively coupled to the first drain terminal D1 and the first source terminal S1. The following gate transistor 320 has a second gate terminal G2, a second drain terminal D2, a second source terminal S2 coupled to the first drain terminal D1, and two second source/drain extension areas E2 respectively coupled to the second drain terminal D2 and the second source terminal S2. The antifuse varactor 330 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, a third source terminal S3 coupled to the second drain terminal D2, and a third source/drain extension area E3 coupled with the third drain terminal D3 and the third source terminal S3 for shorting the third drain terminal D3 and the third source terminal S3.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
Comparing with the OTP memory cell 200 illustrated in
The select gate transistor 410 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 420 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 430 can be a MOS varactor, and has a third gate terminal G3, and a third source terminal S3 coupled to the second drain terminal D2. The antifuse varactor 430 may not have a drain terminal. Instead, a part of the third gate terminal G3 is formed above a shallow trench insulation area STI while the remaining part of the third gate terminal G3 is formed above the substrate structure F-sub. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select gate transistor 410 and the following gate transistor 420. And, there is no source/drain extension area in between the source terminal S3 and the shallow trench insulation area STI.
The first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
According to the above arrangement, the antifuse varactor 430 has no channel, therefore, when programming the OTP memory cell 500, the gate oxide layer Ox3 of the antifuse varactor 430 is ensured to be ruptured close to the third source terminal S3 because of the use of fin field effect transistor device (FinFET), so as to reduce possibility of current escaping through the channel.
The select gate transistor 410 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 420 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 430 can be a MOS varactor, and has a third gate terminal G3, and a third source terminal S3 coupled to the second drain terminal D2. The antifuse varactor 430 may not have a drain terminal. Instead, a part of the third gate terminal G3 is formed above a shallow trench insulation area STI. The antifuse varactor 430 can further have a third source/drain extension area E3 coupled with the third source terminal S3 and shallow trench insulation area STI such that the rest of the third gate terminal G3 is formed right above the third source/drain extension area E3. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select gate transistor 410 and the following gate transistor 420.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
The select gate transistor 410 has a first gate terminal G1, a first drain terminal D1, a first source terminal S1, and two first source/drain extension areas E1 respectively coupled to the first drain terminal D1 and the first source terminal S1. The following gate transistor 420 has a second gate terminal G2, a second drain terminal D2, a second source terminal S2 coupled to the first drain terminal D1, and two second source/drain extension areas E2 respectively coupled to the second drain terminal D2 and the second source terminal S2. The antifuse varactor 430 can be a MOS varactor, and has a third gate terminal G3, and a third source terminal S3 coupled to the second drain terminal D2.The antifuse varactor 430 may not have a drain terminal. Instead, a part of the third gate terminal G3 is formed above a shallow trench insulation area STI. The antifuse varactor 430 can further have a third source/drain extension area E3 coupled with the third source terminal S3 and shallow trench insulation area STI such that the rest of the third gate terminal G3 is formed above the third source/drain extension area E3.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, and the third gate terminal G3 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
Comparing with the OTP memory cell 200C illustrated in
The select gate transistor 510 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 520 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 530 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, and a third source terminal S3 coupled to the second drain terminal D2. The dummy transistor 540 has a fourth gate terminal G4, and a fourth source terminal S4 coupled to the third drain terminal D3. The dummy transistor 540 may not have a drain terminal. Instead, a part of the fourth gate terminal G4 is formed above a shallow trench insulation area STI while the remaining part of the fourth gate terminal G4 is formed above the substrate structure F-sub. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select gate transistor 510, the following gate transistor 520, and the antifuse varactor 530. And, there is no source/drain extension area in between the source terminal S4 and the shallow trench insulation area STI.
The first gate terminal G1, the second gate terminal G2, the third gate terminal G3, and the fourth gate terminal G4 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
The select gate transistor 510 has a first gate terminal G1, a first drain terminal D1, and a first source terminal S1. The following gate transistor 520 has a second gate terminal G2, a second drain terminal D2, and a second source terminal S2 coupled to the first drain terminal D1. The antifuse varactor 530 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, and a third source terminal S3 coupled to the second drain terminal D2. The dummy transistor 540 has a fourth gate terminal G4, and a fourth source terminal S4 coupled to the third drain terminal D3. The dummy transistor 540 may not have a drain terminal. Instead, a part of the fourth gate terminal G4 is formed above a shallow trench insulation area STI. The antifuse varactor 530 can further have a third source/drain extension area E3 coupled with the third source terminal S3 and third drain terminal D3 such that the third gate terminal G3 is formed right above the third source/drain extension area E3. The dummy transistor 540 can further have a fourth source/drain extension area E4 coupled with the fourth source terminal S4. The fourth source/drain extension area E4 may or may not be extended from the fourth source terminal S4 to the shallow trench insulation area STI. In this embodiment, there are no source/drain extension areas formed in between any of the source terminals and drain terminals of the select gate transistor 510 and the following gate transistor 520.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, the third gate terminal G3, and the fourth gate terminal G4 may each be formed to have a U shape to overlap three lateral sides of the substrate structure F-sub. As shown in
The select gate transistor 510 has a first gate terminal G1, a first drain terminal D1, a first source terminal S1, and two first source/drain extension areas E1 respectively coupled to the first drain terminal D1 and the first source terminal S1. The following gate transistor 520 has a second gate terminal G2, a second drain terminal D2, a second source terminal S2 coupled to the first drain terminal D1, and two second source/drain extension areas E2 respectively coupled to the second drain terminal D2 and the second source terminal S2. The antifuse varactor 530 can be a MOS varactor, and has a third gate terminal G3, a third drain terminal D3, and a third source terminal S3 coupled to the second drain terminal D2. The dummy transistor 540 has a fourth gate terminal G4, and a fourth source terminal S4 coupled to the third drain terminal D3. The dummy transistor 540 may not have a drain terminal. Instead, a part of the fourth gate terminal G4 is formed right above the shallow trench insulation area STI. The antifuse varactor 530 can further have a third source/drain extension area E3 coupled with the third source terminal S3 and third drain terminal D3 such that the third gate terminal G3 is formed right above the third source/drain extension area E3. The dummy transistor 540 can further have a fourth source/drain extension area E4 coupled with the fourth source terminal S4. The fourth source/drain extension area E4 may or may not be extended from the fourth source terminal S4 to the shallow trench insulation area STI.
Since the third source/drain extension area E3 is implanted into the substrate structure F-sub, it can be considered that the first gate terminal G1, the second gate terminal G2, the third gate terminal G3, and the fourth gate terminal G4 may each be formed to have a U shape to overlap three lateral sides of the substrate structure. As shown in
Comparing with the OTP memory cell 200 illustrated in
According to the above arrangement, the antifuse varactor 330 of the selected memory cell 400′ can be ruptured to be a resistor by the third voltage V3, such that data of logic “1” is written into the selected OTP memory cell 400′ at the selected row and selected column. On the other hand, for writing data of logic “0” into the selected OTP memory cell 400′ at the selected row and column, the voltage level at the third gate terminal can be set at 0V.
In addition, in
V1 is provided to the first source terminals of the OTP memory cell. Therefore, the unselected OTP memory cells 400 at the unselected row and/or unselected column can be set in a program inhibition status.
In the embodiment of
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This is a continuation-in-part of U.S. Application Ser. No. 14/222,684 (filed on Mar. 24, 2014), which claims the benefit of U.S. Provisional Application No. 61/823,928 (filed on May 16, 2013). The entire contents of the related applications are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
61823928 | May 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14222684 | Mar 2014 | US |
Child | 15005012 | US |