Claims
- 1. A method for fabricating a logic gate semiconductor apparatus, said method comprising the steps of:
- (a) providing a silicon semiconductor substrate member;
- (b) fabricating at least one pair of opposing, spaced apart isolation trench regions on said semiconductor substrate member;
- (c) fabricating at least two MOS gate structures between said trench regions, said at least two gate structures being fabricated for forming a logic gate circuit and having a channel region, a source region, and a drain region fabricated beneath said MOS gate structure, said channel region having a width Lg;
- (d) forming a photoresist mask layer over said fabricated MOS gate structures, said mask layer having a height h;
- (e) etching regions of said mask layer delineating unprotected openings having a width d between pairs of said at least two MOS gate structures: and
- (f) performing a criss-cross implant operation that implants a dopant impurity on a selected side of each said channel regions, said criss-cross implant operation comprises implanting said dopant impurity at first and second tilt angles a1, a2, respectively, said first and second tilt angles being measured relative to respective wall edges delineating said unprotected openings and having angle magnitudes determined by a respective trigonometric relationship whose variables include said channel region's width Lg, said width d of said unprotected openings and said mask laver's height h and location of target channel region,
- wherein, said first tilt angle facilitating implanting a first concentration of an impurity into a drain side of a channel region underlying one of said pair of MOS gate structures exposed by said unprotected openings, and said second tilt angle facilitating implanting a second impurity into a drain side of a channel region underlying the other one of said pair of MOS gate structures exposed by said unprotected openings, and
- wherein, said step (f) comprises implanting boron at said first tilt angle a1 ranging from 7.degree. to 25.degree. in magnitude, at an implant energy ranging from 15 to 25 KeV, and where said first concentration ranges from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 ; and
- said step (f) further comprises implanting boron at said tilt angle a2 ranging 7.degree. to 35.degree. in magnitude, at an implant energy ranging from 70 to 100 KeV, and said second concentration ranging from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 to obtain identical operating characteristics between logic gate inputs.
- 2. A method for fabricating a logic gate semiconductor apparatus, said method comprising the steps of;
- (a) providing a silicon semiconductor substrate member;
- (b) fabricating at least one pair of opposing, spaced apart isolation trench regions on said semiconductor substrate member;
- (c) fabricating at least two MOS gate structures between said trench regions, said at least two gate structures being fabricated for forming a logic gate circuit and having a channel region, a source region, and a drain region fabricated beneath said MOS gate structure, said channel region having a width Lg;
- (d) forming a photoresist mask laver over said fabricated MOS gate structures, said mask layer having a height h;
- (e) etching regions of said mask layer delineating unprotected openings having a width d between pairs of said at least two MOS gate structures; and
- (f) performing a criss-cross implant operation that implants a dopant impurity on a selected side of each said channel regions, said criss-cross implant operation comprises implanting said dopant impurity at first and second tilt angles a1, a2, respectively, said first and second tilt angles being measured relative to respective wall edges delineating said unprotected openings and having angle magnitudes determined by a respective trigonometric relationship whose variables include said channel region's width Lg, said width d of said unprotected openings and said mask layer's height h and location of target channel region,
- wherein, said step (c) comprises fabricating at least two polysilicon-oxide MOS gate structures, each said polysilicon-oxide MOS gate structure being spaced apart from an adjacent polysilicon-oxide MOS gate structure by a distance Ls;
- wherein said first tilt angle facilitating implanting a first concentration of an impurity into a drain side of a channel region underlying one of said pair of MOS gate structures exposed by said unprotected openings, and said second tilt angle facilitating implanting a second impurity into a drain side of a channel region underlying the other one of said pair of MOS gate structures exposed by said unprotected openings,
- wherein, said step (f) comprises implanting boron at said first tilt angle a1 ranging from 7.degree. to 25.degree. in magnitude, at an implant energy ranging from 15 to 25 KeV, and where said first concentration ranges from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 ; and
- said step (f) further comprises implanting boron at said second tilt angle a2 ranging 7.degree. to 35.degree. in magnitude, at an implant energy ranging from 70 to 100 KeV, and said second concentration ranging from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 to obtain identical operating characteristics between logic gate inputs.
- 3. A method for fabricating a logic gate semiconductor apparatus, said method comprising the steps of:
- (a) providing a silicon semiconductor substrate member;
- (b) fabricating at least one pair of opposing, spaced apart isolation trench regions on said semiconductor substrate member;
- (c) determining a distance between adjacent transistors in a logic gate commensurate with a desired gate delay speed performance of said logic gate; and
- (d) fabricating a plurality of logic gate transistors between said trench regions such that each gate transistor comprises a MOS gate structure having an asymmetric channel region formed by a criss-cross ion-implantation process that facilitates implanting an impurity at a drain side of said asymmetric channel region to achieve said desired gate delay speed,
- wherein, said step (d) comprises the steps of:
- (d1) forming a photoresist mask layer over said fabricated MOS gate structures, said mask layer having a height h;
- (d2) etching regions of said mask layer delineating unprotected openings having a width d between pairs of said at least two MOS gate structures; and
- (d3) performing said a criss-cross ion-implantation process comprising a criss-cross implant operation that implants a dopant impurity on a drain side of each said channel regions, said criss-cross implant operation comprises implanting said dopant impurity at first and second tilt angles a1, a2, respectively, said first and second tilt angles being measured relative to respective wall edges delineating said unprotected openings and having angle magnitudes determined by a respective trigonometric relationship whose variables include a channel region's width Lg, said width d of said unprotected openings and said mask laver's height h and location of target channel region,
- wherein said first tilt angle facilitating implanting a first concentration of an impurity into a drain side of a channel region underlying one of said pair of MOS gate structures exposed by said unprotected openings, and said second tilt angle facilitating implanting a second impurity into a drain side of a channel region underlying the other one of said pair of MOS gate structures exposed by said unprotected openings, and
- wherein said implanting step comprises implanting boron at said first tilt angle a1 ranging from 7.degree. to 25.degree. in magnitude, at an implant energy ranging from 15 to 25 KeV, and where said first concentration ranges from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 ; and
- further implanting boron at said second tilt angle a2 ranging 7.degree. to 35.degree. in magnitude, at an implant energy ranging from 70 to 100 KeV, and said second concentration ranging from 1.0 to 2.5 10.sup.13 atom/cm.sup.3 to obtain identical operating characteristics between logic gate inputs.
RELATED APPLICATION
This application is related to co-pending patent application Ser. No. 08/909,044 entitled: "Asymmetric Channel Transistor and Method For Making Same," filed by applicant Zoran Krivokapic, on Aug. 8, 1997.
US Referenced Citations (2)
Non-Patent Literature Citations (1)
Entry |
Potential Design and Transport Property of 0.1 um MOSFET with Asymmetric Channel Profile, IEEE, vol. 44, No. 4, pp. 595-600, Apr. 1997. |