The present disclosure relates to an opto-electronic device package with a semiconductor sub-mount having surface mounting device (SMD) metal contacts.
Optoelectronic devices, such as light emitting diodes (LEDs), have various applications in consumer electronics. High-brightness LEDs, for example, can be used as light sources in space-limited applications where thermal management is important. The LEDs are optimized for display backlighting and illumination in automotive and transport, consumer, and general applications. Typical end-products include mobile telephone displays, flashes for cameras, retail and window displays, emergency lighting and signs, household appliances, and automotive instrument panels and exterior lighting, such as brake lights and turn signals.
Some high brightness LED packages are ceramic-based or employ plastic leadless chip carriers (PLCCs). Silicon-based packages, however, can facilitate manufacturing of the packages by leveraging mature silicon processing techniques. In one example, a LED chip is mounted within a recess of a silicon sub-mount. Feedthrough metallization extends through vias from the front-side recess to SMD contacts on the backside of the sub-mount and provides electrical connections for the LED's anode and cathode terminals. The SMD contacts allow the package to be mounted, for example, on a printed circuit board (PCB).
Formation of the backside contacts for the foregoing non-planar sub-mount typically requires a solder dam to restrain solder from enclosing the via cavities and thus forming larger voids inside the cavity area when the LED package is mounted on the PCB. The effect is aggravated by the fact that the solder provided by the PCB typically contains a large amount (e.g., 10-15 wt %) of flux that needs to outgas during soldering operations.
For non-planar backside contacts, a considerable amount of gas is likely to be entrapped during this process because the via structure comprises a relatively large enclosed volume. The voids formed can lead to difficulties in process repeatability because the amount of voiding varies statistically. The voids also can pose a considerable threat during thermal cycling. The gas-filled voids can expand during heating and potentially cause stress of the metallization system (e.g., solder and solderable metallization), which can lead, in some cases, to component failure (e.g., increased electrical resistance) as the result of partial or full delamination.
Another problem addressed by the present disclosure is that depositing a solder dam typically requires a physical vapor deposition (PVD) process for the metallization of the SMD-side of the sub-mount. It has been observed that the metal layers are considerably thinner inside the vias compared to the flat surface of the SMD side. In some cases, the metal thicknesses are up to 50% thinner. Thus, thicker metal deposition is required to circumvent full consumption of the metal layers during soldering inside the vias. However, PVD processes produce metal layers with a considerable amount of stress, so that a thicker layers of metal (e.g., by a factor of 2) may be difficult to achieve.
In addition, some designs (e.g., those that include a solder dam formed by a metal that is contained in a thin film metal stack) may require an additional mask for structuring a metal stack that includes a solder dam. Likewise, designs that use a photo-structurable polymer such as benzocyclo-butene (BCB) typically require additional masks for the BCB layers and for structuring the SMD pads or under bump metallization (UBM) (i.e., the metal stack that is deposited under the bump as part of the solder bumping process and typically has the combined features of adhesion layer, diffusion barrier, wetting layer and oxidation protection layer).
The details of one or more implementations of the invention are set forth in the description below and the accompanying drawings. Various aspects of the invention are set forth in the claims.
For example, in one aspect, a non-planar via design includes a continuous layer of metal to conduct the current from the front-side (e.g., LED side) to the backside (e.g., SMD side) through the via and to provide a sufficiently stable and reliable UBM for SMD soldering. In some implementations, each UBM is structured so that the UBM does not fully cover all the sidewall surfaces of each via that forms the front-to-backside interconnect. In other implementations, each via structure for the feedthrough metallization extends to a respective side-edge of the sub-mount.
In some implementations, the disclosed design can help ensure that solder from the PCB, where the solder typically is provided in the form of solder paste, does not fully enclose the volume defined by the via cavity when the LED package or other package is mounted to a PCB. Consequently the flux contained in the solder can evaporate during the soldering process, and the solder is less likely to form voids. Thus, in some implementations, the disclosed designs can help prevent excessive void formation in conjunction with non-planar SMD contacts, can help reduce reliability risks correlated to void formation and can provide a reduction in mask steps which can lead to lower manufacturing costs and increased device yield.
Other features and advantages will be apparent from the following detailed description, the accompanying drawings, and the claims.
As illustrated in
As shown in
When a LED chip is mounted on the die attach pad 16, an anode terminal at the bottom of the LED chip is in electrical contact with the die attach pad, which, in turn, is electrically connected to the anode pad 18. A cathode terminal at the top of the LED chip can be electrically connected to the cathode pad 20 by way of a wire bond, for example. The sidewalls 26 of the recess are metallized to provide a reflective surface so as to increase the amount of light directed out of the package. Solder dams can be used to prevent solder from flowing onto other areas during fabrication.
As illustrated in
The non-planar via designs include a continuous layer of metal that serves multiple functions: (1) it conducts the current from the front-side (LED side) to the backside (SMD side) through the via, and (2) provides a sufficiently stable and reliable UBM for SMD soldering.
According to some implementations, the design is achieved by structuring each UBM so that the UBM does not fully cover all the sidewall surfaces of each via that forms the front-to-backside interconnect. As shown in the example of
In some implementations, the height of the unmetallized portion 42 of the sidewall 46 may be limited by because of optical reflections that occur during photolithographic fabrication steps prior to deposition of the feedthrough metallization layer(s).
An example of a process flow for fabricating a sub-mount using a silicon substrate is illustrated
Subsequent fabrication steps can include mounting an LED chip on the die attach pad 16, providing a wire bond connection from the LED chip to the cathode pad 20 and encapsulating the LED chip (e.g., with silicone). In some cases, a plastic or glass cup or reflector can be provided over the LED chip. The cup or reflector can contain optics for beam-shaping. The foregoing fabrication steps can be performed on the wafer scale or after the wafer has been diced into individual sub-mounts.
The foregoing design can help ensure that solder, which typically is provided in the form of solder paste from the PCB, does not fully enclose the volume defined by the via cavity when the LED package is mounted to a PCB. Consequently the flux contained in the solder can evaporate during the soldering process, and the solder is less likely to form voids. Thus, in some implementations, the foregoing design can help prevent excessive void formation in conjunction with non-planar SMD contacts, can help reduce reliability risks correlated to void formation and can provide a significant reduction in mask steps which leads to lower manufacturing costs and increased device yield.
According to another design, some or all of the foregoing advantages can be achieved by extending each via structure for the feedthrough metallization to a respective side edge of the sub-mount 12.
In some implementations, the mirror metallization on the sidewalls 26 of the recess in the LED-side stops slightly before the top surface of the package. In such implementations, the top flat surfaces 28 of the package (see
Other implementations are within the scope of the claims.
This application claims the benefit of priority of priority of U.S. provisional patent application Ser. No. 61/152,382, filed on Feb. 13, 2009, the contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4808260 | Sickafus et al. | Feb 1989 | A |
6531328 | Chen | Mar 2003 | B1 |
6786654 | Kilian | Sep 2004 | B2 |
6818464 | Heschel | Nov 2004 | B2 |
20060138436 | Chen et al. | Jun 2006 | A1 |
20060208271 | Kim et al. | Sep 2006 | A1 |
20060210234 | Shiv et al. | Sep 2006 | A1 |
20070007540 | Hashimoto et al. | Jan 2007 | A1 |
20070145404 | Murayama et al. | Jun 2007 | A1 |
20070170450 | Murphy | Jul 2007 | A1 |
20080006837 | Park et al. | Jan 2008 | A1 |
20080076195 | Shiv | Mar 2008 | A1 |
20080290353 | Medendorp et al. | Nov 2008 | A1 |
Entry |
---|
Kulicke & Soffa Flip Chip Division, “Bumping Design Guide”, Sep. 2003, pp. 1-46. |
“High Density Interconnect & Wafer Level Packaging”, Fraunhofer Inst. For Reliability & Microintegration IZM and the Technical University of Berlin, Jan. 2005, pp. 1-6. |
Garrou, Dr. Philip, “Wafer-Level Packaging Has Arrived”, IEEE Components, Packaging and Manufacturing Technologies Society—Semiconductor International, Oct. 1, 2000; pp. 1-8. |
Number | Date | Country | |
---|---|---|---|
20100210045 A1 | Aug 2010 | US |
Number | Date | Country | |
---|---|---|---|
61152382 | Feb 2009 | US |