Claims
- 1. An optoelectronic circuit comprising:
a) a substrate; b) a resonant cavity that is formed on said substrate and into which is injected an input optical signal, said input optical signal including an input digital optical signal; and c) a heterojunction thyristor device, formed in said resonant cavity, that produces an output digital electrical signal corresponding to said input digital electrical signal.
- 2. An optoelectronic circuit according to claim 1, wherein:
light intensity levels of said input digital optical signal encode bits of information, each bit representing an OFF logic level or an ON logic level.
- 3. An optoelectronic circuit according to claim 2, wherein:
said heterojunction thyristor device further comprises an anode terminal and a cathode terminal, and said heterojunction thyristor device operating in an OFF state and an ON state, wherein current does not flow between said anode terminal and said cathode terminal in said OFF state, and wherein current flows between said anode terminal and said cathode terminal in said ON state.
- 4. An optoelectronic circuit according to claim 3, wherein:
said input optical signal further includes an optical clock signal comprising optical clock pulses that define sampling periods corresponding to said bits.
- 5. An optoelectronic device according to claim 4, wherein:
said heterojunction thyristor device switches from said OFF state to said ON state in the event that, during a given sampling period, a light intensity level of said input digital optical signal corresponds to said ON logic level, and said heterojunction thyristor device does not switch from said OFF state to said ON state in the event that, during a given sampling period, a light intensity level of said digital optical signal corresponds to said OFF logic level.
- 6. An optoelectronic circuit according to claim 5, wherein:
upon supply to said heterojunction thyristor device of a combination of
i) a given optical clock pulse, and ii) a light intensity level of said input digital optical signal corresponding to said ON logic level, a critical switching charge is induced in said channel region such that said heterojunction thyristor device operates in said ON state.
- 7. An optoelectronic circuit according to claim 6, wherein:
said current source draws charge from said channel region such that a given optical clock pulse alone induces a charge in said channel region that is less than a holding charge such that said heterojunction thyristor device operates in said OFF state.
- 8. An optoelectronic circuit according to claim 3, wherein:
said heterojunction thyristor device further comprises a channel region and means for injecting an electrical clock signal into said channel region, said electrical clock signal comprising electrical clock pulses that define sampling periods corresponding to said bits.
- 9. An optoelectronic circuit according to claim 8, wherein:
upon supply to said heterojunction thyristor device of a combination of
i) a given electrical clock pulse, and ii) a light intensity level of said input digital optical signal corresponding to said ON logic level, a critical switching charge is induced in said channel region such that said heterojunction thyristor device operates in said ON state.
- 10. An optoelectronic circuit according to claim 9, wherein:
said current source draws charge from said channel region such that a given electrical clock pulse alone induces a charge in said channel region that is less than a holding charge such that said heterojunction thyristor device operates in said OFF state.
- 11. An optoelectronic circuit according to claim 8, wherein:
said channel region comprises an n-type region, and said electrical clock pulses comprise negative going clock pulses.
- 12. An optoelectronic circuit according to claim 8, wherein:
said channel region comprises a p-type region, and said electrical clock pulses comprise positive going clock pulses.
- 13. An optoelectronic circuit according to claim 3, further comprising:
a voltage divider network coupled to said cathode terminal that adjusts magnitude of an ON logic level of said output digital electrical signal.
- 14. An optoelectronic circuit according to claim 1, wherein:
said heterojunction thyristor device is formed from a multilayer structure of group III-V materials.
- 15. An optoelectronic circuit according to claim 1, wherein:
said heterojunction thyristor device is formed from a multilayer structure of strained silicon materials.
- 16. An optoelectronic circuit according to claim 3, wherein:
said heterojunction thyristor device further comprises a p-channel FET transistor formed on said substrate and an n-channel FET transistor formed atop said p-channel FET transistor.
- 17. An optoelectronic circuit according to claim 16, wherein:
said p-channel FET transistor comprises a modulation doped p-type quantum well structure, and wherein said n-channel FET transistor comprises a modulation doped n-type quantum well structure.
- 18. An optoelectronic circuit according to claim 17, wherein:
said p-channel FET transistor includes a bottom active layer operably coupled to said cathode terminal, said n-channel FET transistor includes a top active layer operably coupled to said anode terminal, and said heterojunction thyristor device further comprises an injector terminal operably coupled to at least one of said modulation doped n-type quantum well structure and said modulation doped p-type quantum well structure.
- 19. An optoelectronic integrated circuit according to claim 18, wherein:
said heterojunction thyristor device further comprises an ohmic contact layer, a metal layer for said anode terminal that is formed on said ohmic contact layer, and a plurality of p-type layers formed between said ohmic contact layer and said n-type modulation doped quantum well structure.
- 20. An optoelectronic circuit according to claim 13, further comprising:
sample and hold circuitry, operably coupled to said voltage divider network, that operates to sample and hold said output digital electrical signal produced by said voltage divider network.
- 21. An optoelectronic circuit according to claim 20, wherein:
said sample and hold circuitry is activated by an electrical clock signal that includes electrical clock pulses that occur subsequent to electrical clock pulses supplied to said heterojunction thyristor device.
- 22. An optoelectronic circuit according to claim 20, wherein:
said sample and hold circuitry is activated by an optical clock signal that includes optical clock pulses that occur subsequent to optical clock pulses supplied to said heterojunction thyristor device.
- 23. An optoelectronic circuit according to claim 20, wherein:
said sample and hold circuitry is realized with another heterojunction thyristor device.
- 24. An optoelectronic circuit according to claim 1, further comprising:
sample and hold circuitry, operably coupled to said cathode terminal, that operates to sample and hold said output digital electrical signal produced at said cathode terminal.
- 25. An optoelectronic circuit according to claim 24, wherein:
said sample and hold circuitry is activated by an electrical clock signal that includes electrical clock pulses that occur subsequent to electrical clock pulses supplied to said heterojunction thyristor device.
- 26. An optoelectronic circuit according to claim 20, wherein:
said sample and hold circuitry is activated by an optical clock signal that includes optical clock pulses that occur subsequent to optical clock pulses supplied to said heterojunction thyristor device.
- 27. An optoelectronic circuit according to claim 20, wherein:
said sample and hold circuitry is realized with another heterojunction thyristor device.
- 28. An optoelectronic circuit according to claim 1, further comprising:
means for supplying a plurality of input digital optical signals to a plurality of heterojunction thyristor devices, said plurality of heterojunction thyristor devices formed in a plurality of resonant cavities and producing a plurality of output digital electrical signal corresponding to said plurality of input digital electrical signals.
- 29. An optoelectronic circuit according to claim 28, wherein:
said plurality of heterojunction thyristor devices are formed on a common substrate.
- 30. An optoelectronic circuit according to claim 28, further comprising:
means for mapping parallel bits encoded in the plurality of output digital electrical signals into a predetermined data format.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 10/280,892, filed Oct. 25, 2002, entitled “Optoelectronic Device Employing At Least One Semiconductor Heterojunction Thyristor For Producing Variable Electrical/Optical Delay,” commonly assigned to assignee of the present invention, and herein incorporated by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10280892 |
Oct 2002 |
US |
Child |
10323389 |
Dec 2002 |
US |