Claims
- 1. A semiconductor device comprising:a semiconductor substrate; a semiconductor layer of a first conductivity type disposed on the semiconductor substrate; a channel well region of a second conductivity type selectively disposed in a surface region of the semiconductor layer; a first source region of the first conductivity type selectively disposed within the channel well region; a gate insulation layer formed on a surface portion of the channel well region; a gate electrode disposed over the surface portion of the channel well region with the gate insulation layer interposed therebetween; a second source region of the first conductivity type disposed within the channel well region to be connected to the first source region, having an impurity concentration higher than that of the first source region; a source electrode contacting the second source region to be insulated from the gate electrode; and a drain electrode which current is conducted between with the source electrode through the second source region, the first source region, the channel well region and the semiconductor layer.
- 2. A semiconductor device according to claim 1, wherein the semiconductor layer has a groove formed therein, the groove having sidewalls exposing the channel well region and the first source region.
- 3. A semiconductor device according to claim 2, wherein the first conductivity type is p-type and the second conductivity type is n-type.
- 4. A semiconductor device according to claim 3, wherein the source electrode is electrically connected to the channel well region.
- 5. A semiconductor device according to claim 4, wherein the gate electrode is made of p-type polycrystalline silicon.
- 6. A semiconductor device according to claim 1, wherein the first conductivity type is p-type, and the second conductivity type is n-type.
- 7. A semiconductor device according to claim 6, where in the gate electrode is made of p-type polycrystalline silicon.
- 8. A semiconductor device according to claim 6, wherein the semiconductor device is used in a high side connection.
- 9. A semiconductor device according to claim 1, wherein the source electrode is electrically connected to the channel well region.
- 10. A semiconductor device according to claim 1, wherein the semiconductor substrate is the first conductivity type.
- 11. A semiconductor device according to claim 1, wherein the semiconductor substrate is p-type.
- 12. A semiconductor device according to claim 1, wherein the semiconductor substrate is the second conductivity type.
- 13. A semiconductor device according to claim 1, wherein the drain electrode directly contacts the semiconductor substrate.
- 14. A semiconductor device according to claim 1, wherein the first source region encompasses the second source region.
- 15. A semiconductor device comprising:a semiconductor layer of a first conductivity type; a channel well region of a second conductivity type disposed at a surface region of the semiconductor layer; a first region of the first conductivity type disposed within the channel well region; a second region of the first conductivity type disposed within the channel well region to contact the first region, said second region having an impurity concentration higher than that of the first region; the channel well region having a surface portion that is between the first region and the semiconductor layer; the first region being disposed between the second region and the surface portion; an insulated gate electrode facing the surface portion of the channel well region, a channel being defined in the surface portion; and an electrode contacting the second region, a current path being formed between the electrode and the semiconductor layer through the second region, the first region and the channel.
- 16. A semiconductor device according to claim 15, wherein the semiconductor layer has a groove formed therein, the groove having side walls exposing the channel well region and the first region.
- 17. A semiconductor device according to claim 15, wherein the first conductivity type is p-type, and the second conductivity type is n-type.
- 18. A semiconductor device according to claim 15, wherein the electrode is electrically connected to the channel well region.
- 19. A semiconductor device according to claim 15, further comprising a semiconductor substrate of the first conductivity type on which the semiconductor layer is disposed.
- 20. A semiconductor device according to claim 19, wherein the first conductivity type is p type and the second conductivity is n type.
- 21. A semiconductor device according to claim 15, further comprising a semiconductor substrate of the second conductivity type on which the semiconductor layer is disposed.
- 22. A semiconductor device according to claim 15, wherein the semiconductor device is used in a high side connection.
- 23. A semiconductor device according to claim 15, wherein the first region encompasses the second region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-108142 |
Apr 1996 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
This is a division of application Ser. No. 09/244,605 filed Feb. 10, 1999, which was a division of application Ser. No. 08/847,599, filed Apr. 25, 1997, now U.S. Pat. No. 5,877,527.
This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 8-108142 filed on Apr. 26, 1996, the contents of which are incorporated herein by reference.
US Referenced Citations (18)
Foreign Referenced Citations (2)
Number |
Date |
Country |
56-96865 |
Aug 1981 |
JP |
60-28271 |
Feb 1985 |
JP |
Non-Patent Literature Citations (1)
Entry |
Dialog File 347: JAPIO English Abstract of JP56-96865, Aug. 1981. |