Claims
- 1. A packet-based integrated circuit device including an address bus and internal read and write data buses, said device comprising:at least one dynamic random access memory bank; a row decoder associated with each of said at least one dynamic random memory bank, said row decoder being coupled to receive a row address on said address bus; a non-gated row register associated with each of said at least one dynamic random memory bank, said row register for providing at least a portion of a row of data accessed from a selected row of an associated one of said at least one dynamic random memory bank to said internal read data bus in response to a corresponding row address provided by an associated row decoder; a column decoder associated with each row register, said column decoder being coupled to receive a column address on said address bus; and a sense amplifier circuit coupled to said write data bus and associated with each of said at least one dynamic random memory bank and coupled between said at least one dynamic random memory bank and an associated row register, said sense amplifier circuit operative to provide data to be written at a specified location in an associated at least one dynamic random memory bank in response to said row and column addresses.
- 2. The packet-based integrated circuit device of claim 1 wherein said at least one dynamic random access memory bank comprises a plurality of memory banks, each of said plurality of memory banks having an associated row decoder coupled to said address bus.
- 3. The packet-based integrated circuit device of claim 2 wherein said plurality of memory banks further comprises a row register associated with each of said plurality of memory banks.
- 4. The packet-based integrated circuit device of claim 3 wherein said plurality of memory banks further comprises a sense amplifier circuit associated with each of said plurality of memory banks.
- 5. The packet-based integrated circuit device of claim 1 wherein data to be provided to said read data bus from said row register is provided to said row register by an associated sense amplifier circuit in parallel over a bus coupled to said selected row of said associated dynamic random memory bank.
- 6. The packet-based integrated circuit device of claim 1 wherein said row register is operative to retain said at least a portion of said row of data accessed from said selected row of said associated at least one dynamic random memory bank while power remains supplied to said device.
- 7. The packet-based integrated circuit device of claim 1 wherein said row register is operative to retain said at least a portion of said row of data accessed from said selected row of said associated at least one dynamic random memory bank until overwritten by another at least a portion of a row of data from an alternatively selected row of said associated at least one dynamic random memory bank.
- 8. The packet-based integrated circuit device of claim 1 wherein said internal read data bus is coupled only to said row register.
- 9. The packet-based integrated circuit device of claim 1 wherein said internal write data bus is coupled to said sense amplifier circuit.
- 10. The packet-based integrated circuit device of claim 9 wherein said data to be written to said device is always written to said dynamic random memory bank.
- 11. The packet-based integrated circuit device of claim 1 wherein said sense amplifier circuit is selectively decouplable from said associated row register.
- 12. The packet-based integrated circuit device of claim 11 wherein said sense amplifier circuit is decoupled from said associated row register except when said at least a portion of said row of data accessed from said selected row of said associated dynamic random memory bank is being written thereto.
Parent Case Info
The present application is a continuation application of co-pending U.S. patent application Ser. No. 09/571,135, filed May 15, 2000 now U.S. Pat. No. 6,373,751, which is assigned to the assignee hereof.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
6151236 |
Bondurant et al. |
Nov 2000 |
A |
6181612 |
Wada |
Jan 2001 |
B1 |
6262937 |
Arcoleo et al. |
Jul 2001 |
B1 |
Non-Patent Literature Citations (3)
Entry |
“Rambus® Technology Overview; The Rambus Solution: The Rambus Channel, the RDRAM® and the Memory Controller”© Copyright Aug. 1999, Rambus Inc., Last Modified: Aug. 23, 1999, pp. 1-10. |
Direct RDRAM™ 64/72-Mbit (256K×16/18×16d), © Copyright Aug. 1998 Rambus Inc., pp. 1-62. |
McComas, “DDR vs. Rambus; A Hands-on Performance Comparison”, InQuest Market Research, Nov. 1999, p. 1-7. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/571135 |
May 2000 |
US |
Child |
10/080399 |
|
US |