This disclosure relates to electronic devices including integrated circuits and more particularly to a passivation layer for an integrated circuit.
The production of integrated circuits includes the formation of passivation layers which provide electrical stability by isolating certain features of the integrated circuits from undesirable electrical and chemical conditions. In general, a passivation layer is formed of silicon mononitride (SiN) or silicon carbide (SiC) as a thick film. These types of passivation layers, however, are only sufficient to act as barrier against certain environmental conditions. In the face of other environmental conditions, these types of passivation layers are not sufficiently robust to prevent the environmental conditions from affecting the integrated circuit. Consequently, thick films are not always a possible alternative when manufacturing certain types of integrated circuits.
In addition, the use of these types of passivation layers can influence the operation of the integrated circuit. For instance, the operation of a sensor fabricated as an integrated circuit is influenced. In addition, the described materials, SiN and SiC are only suitable, if the passivating film is of high quality. To achieve a high quality film, high deposition temperatures greater than five-hundred (500) degrees Celsius (C) are required. These temperatures are often not compatible with the device or circuit requiring protection.
Consequently, there is a need for a passivation layer for use in the fabrication of integrated circuits, electrical devices and components including micro-electrical mechanical systems (MEMS) devices.
The present disclosure relates to the field of integrated circuit including microelectromechanical systems and devices, including micromachined systems and devices, configured to sense a wide variety of conditions including pressure, sound, and environmental conditions such as humidity. MEMS devices in different embodiments include sensors and actuators typically formed on or within a substrate such as silicon. Devices other than sensors can also benefit from the use of the described passivation layer and the method of fabricating a passivation layer. For instance, micromachined pressure sensors and accelerometers can also benefit. Consequently, the described passivation layer and method of manufacture improves the use and operability of integrated circuits, including sensors, pressure sensors and accelerometers, experiencing disruptive environmental conditions and often harsh environment conditions.
In addition, the passivation layer is provide for optical elements, as the layer can be extremely thin and due to its composite nature is very robust. Optical elements include among others touch screens, user interfaces, and lenses.
The described passivation layer and method of fabrication provides a thin and robust passivation layer of high film quality. In one embodiment, the passivation layer can be formed by using deposition temperatures of approximately less than three-hundred degrees (300) C. In another embodiment, the passivation layer is formed with the application of lower temperatures, as low as about one-hundred (100) degrees C. Therefore, the passivation layer in different embodiments is applied to all types of circuits and sensors. In addition, disposable devices, including for instance bio sensors and lab-on-a-chip devices which incorporate one or more laboratory functions on an integrated circuit incorporate the disclosed passivation layer in some embodiments. In addition, such devices including plastic incorporate the passivation layer. The film also is realized in a bio-compatible manner in some embodiments. The deposition method via atomic layer deposition allows extremely conformal deposition and allows protection of systems with high aspect-ratios/high topography.
A method of forming an electronic device in one embodiment includes forming a base portion including a sensor layer, forming a first insulating layer on an upper surface of the sensor layer using atomic layer deposition (ALD), depositing a first plurality of noble metal nanoparticles on an upper surface of the first insulating layer, and forming a second insulating layer on portions of the upper surface of the first insulating layer and on the first plurality of noble metal nanoparticles by ALD.
An electronic device in one embodiment includes a base portion, and a passivation layer on the sensor portion, the passivation layer including an insulating base layer formed by atomic layer deposition (ALD) on a surface of the base portion, a matrix of insulating material and noble metal nanoparticles formed on the base layer using ALD, and an insulating cap layer formed by ALD on the matrix.
For the purposes of promoting an understanding of the principles of the disclosure, reference will now be made to the embodiments illustrated in the drawings and described in the following written specification. It is understood that no limitation to the scope of the disclosure is thereby intended. It is further understood that the present disclosure includes any alterations and modifications to the illustrated embodiments and includes further applications of the principles of the disclosure as would normally occur to one of ordinary skill in the art to which this disclosure pertains.
The passivation layer 102 includes a base layer 106 formed with an insulating material using a process such as ALD, although PVD is used in another embodiment. In the embodiment of
A matrix 108 including noble metal nanoparticles 110 (which appear as large dark circular objects, particularly in
In
In the embodiments of
The passivation layer 104 prevents electrical short circuiting of different sensor/device areas. Platinum is described as being used as the noble metal nanoparticle in the foregoing example, but other noble metals such as gold (Au) are known to be extremely inert against harsh or disruptive environments such as those that are chemically aggressive. Accordingly, in other embodiments nanoparticles of other noble metal are used. In other embodiments using other noble metals, the nanoparticles are preferably substantially the same size as the platinum nanoparticles of
The base layer 152 is a layer of insulating material. In one embodiment, the base layer 152 is a thin Al2O3 layer, having a thickness of a few Angstroms. In some embodiments, the base layer 152 is a few nanometers thick. The base layer 152 may be deposited on a base portion formed of a material such as silicon, adjacent to one or more conductors formed on the base portion. The base layer 152 provides a base layer of insulating material which substantially prevents electrical short circuiting of different areas of the devices being formed including MEMS sensors and accelerometers.
Formation of the passivation layer continues by using a switched process of atomic layer deposition (ALD). After the base layer of insulating material such as Aluminum Oxide (Al2O3) is deposited to form the base layer 152, a layer of noble metal nanoparticles 154 such as platinum (Pt) is deposited on the base layer 152 as illustrated in
While the layer of noble metal nanoparticles 154 may be thicker than the base layer 152, the thickness of the layer of noble metal nanoparticles 154 is controlled to be less than the thickness at which the noble metal coalescences, for instance approximately four (4) nanometers for Pt. Consequently, individual nanoparticles are realized, not a continuous layer, once the process for depositing the layer of nanoparticles 154 is completed. Because the thickness of the layer of noble metal nanoparticles 154 is limited, if a different thickness is desired for a passivation layer, the above steps are repeated, as desired to obtain the desired thickness.
For example, as illustrated in
Because of the manner in which the various layers in the passivation layer are formed, it is possible to mix materials if desired for a particular application. For example, the different layers of insulation material may be formed using different materials and the different layers of noble metals may be formed with different metals.
The nature of the film allows a high protection of the underlying device against attack from harsh or disruptive environments. The platinum particles are chemically extremely inert and thereby not attacked. The insulating Al2O3 matrix is extremely thin, only 0.1-2 nm, and therefore a high aspect ratio structure is obtained, which allows good protection against attack.
Those of skill in the art will recognize that the process described with reference to
The passivation layer and devices which include the passivation layer of the present invention can be embodied in a number of different configurations. The following embodiments are provided as examples and are not intended to be limiting.
In one embodiment, a method is provided for fabricating a passivation layer for protection of devices against undesirable environments. The method in one embodiment has a low deposition temperature of less than three-hundred degrees C. In one embodiment, the method is implemented to fabricate complementary metal oxide semiconductor (CMOS) devices and sensors. The method in one embodiment has a deposition temperature of one-hundred degrees or lower so as to allow compatibility to bio-sensors and lab-on-chip systems.
In one embodiment, the passivation layer is formed of particles having a high chemical inertness due to utilization of noble metal nanoparticles, including platinum or gold. The method in one embodiment includes an electrically insulating film of platinum-nanoparticles realized by enclosing the particles within an insulating matrix including Al2O3, HfO2, ZrO2, or combinations thereof. In one embodiment, the method includes fabricating the passivation layer by use of an ALD process. In one embodiment, the method includes passivation of packaged electronic devices, as a highly conformal deposition process. The method in one embodiment includes passivation of bond-wires and/or passivation of high aspect-ratio structures including micro-fluidic systems.
In one embodiment, the method includes a passivation layer having a total film thickness less than 100 nm. The method in another embodiment includes a passivation layer having a total film thickness below 50 nm. In one embodiment, the method includes a passivation layer formed as an optically transparent film, including a low thickness. The method in one embodiment includes a passivation layer for applications in systems with optical detection/readout.
The passivation layer described above does not limit to materials including nanoparticles made from noble metals. Other type of materials such as Aluminum, Titanium, Titanium Nitride, Tungsten, Ruthenium are also possible, depending on the application.
While the disclosure has been illustrated and described in detail in the drawings and foregoing description, the same should be considered as illustrative and not restrictive in character. The passivation layer can be incorporated in a wide range of devices. It is understood that only the preferred embodiments have been presented and that all changes, modifications and further applications that come within the spirit of the disclosure are desired to be protected.
This application claims the benefit of U.S. Provisional Application No. 61/786,959, filed Mar. 15, 2013, the entire disclosure of which is herein incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
20070092989 | Kraus et al. | Apr 2007 | A1 |
20070273280 | Kim et al. | Nov 2007 | A1 |
20080237822 | Raravikar et al. | Oct 2008 | A1 |
20090173991 | Marsh et al. | Jul 2009 | A1 |
20090302365 | Bhattacharyya | Dec 2009 | A1 |
20100132762 | Graham, Jr. et al. | Jun 2010 | A1 |
20100264333 | Offermans et al. | Oct 2010 | A1 |
20110186799 | Kai et al. | Aug 2011 | A1 |
20120282738 | Chen | Nov 2012 | A1 |
20130148126 | Walters et al. | Jun 2013 | A1 |
20140091281 | Cheng et al. | Apr 2014 | A1 |
20140197369 | Sheng et al. | Jul 2014 | A1 |
20140264224 | Zhang et al. | Sep 2014 | A1 |
20140264900 | Feyh et al. | Sep 2014 | A1 |
Number | Date | Country |
---|---|---|
10-2009-0049736 | May 2009 | KR |
Entry |
---|
International Search Report and Written Opinion corresponding to PCT Application No. PCT/US2014/022180, mailed Jun. 20, 2014 (10 pages). |
Number | Date | Country | |
---|---|---|---|
20140264781 A1 | Sep 2014 | US |
Number | Date | Country | |
---|---|---|---|
61786959 | Mar 2013 | US |