Claims
- 1. A CMOS gate array device comprising:
- a substrate,
- a collection of individual semiconductor elements formed on the substrate, and
- a plurality of links interconnecting the collection of individual semiconductor elements into an inoperably connected CMOS gate array device, some of said plurality of links having designated fuse locations,
- said collection of semiconductor elements being interconnected for converting the inoperable CMOS gate array device into a selected operable electronic function upon disconnection of predetermined ones of plurality of links at said designated fuse locations.
- 2. A CMOS gate array device according to claim 1, wherein said collection of semiconductor elements is comprised of transistors, and the substrate is comprised of silicon.
- 3. A CMOS gate array device according to claim 1, wherein said plurality of links comprise a first plurality of connection links operative to provide a plurality of connections between individual semiconductor elements to define functional groupings thereof, and a second plurality of connection links operative to provide a plurality of connections between the functional groupings.
- 4. A CMOS gate array device according to claim 2, wherein said plurality of links comprise a first plurality of connection links operative to provide a plurality of connections between individual semiconductor elements to define functional groupings thereof, and a second plurality of connection links operative to provide a plurality of connections between the functional groupings.
- 5. A CMOS gate array according to claim 3, wherein said functional groupings define individual cells.
- 6. A CMOS gate array according to claim 4, wherein said functional groupings define individual cells.
- 7. A CMOS gate array device according to claim 3, wherein both the first and second pluralities of connection links are fusible for defining the operable function of the device upon the fusing of predetermined one of said connection links.
- 8. A CMOS gate array device according to claim 4, wherein both the first and second pluralities of connection links are fusible for defining the operable function of the integrated circuit upon the fusing of the predetermined connection links.
- 9. A CMOS gate array device according to claim 1, wherein said plurality of links are arranged for fusing in response to the direct application of separating means from an external fusing apparatus.
- 10. A CMOS gate array device according to claim 2, wherein said plurality of links are arranged for fusing in response to the direct application of separating means from an external fusing apparatus.
- 11. A CMOS gate array device according to claim 9, wherein said separating means is laser radiation directed to the fusible links and from an external laser cutter apparatus.
- 12. A CMOS gate array device according to claim 10, wherein said plurality of links interconnect the collection of semiconductor elements for fusing in a plurality of alternative arrangements.
- 13. A CMOS gate array device comprising:
- a substrate,
- a collection of transistors mounted on the substrate having input/output pins for operating the CMOS gate array device and,
- a plurality of links connecting the transistors into an inoperable circuit device, said plurality of links having designated fuse locations and being without electrical fusing connections capable of fusing the links at said fuse locations by electrical current supplied through the input/output pins of the circuit, said collection of transistors being interconnected for converting the inoperable circuit device into an operable circuit device upon disconnecting of predetermined ones of said plurality of links at ones of said designated fuse locations.
- 14. A CMOS gate array device according to claim 13 and wherein the transistors have input/output pins and wherein the plurality links are without electrical fusing connections capable of fusing by electrical current supplied through the input/output pins of the device.
- 15. An integrated circuit device according to claim 13 and wherein the device is in the form of a die.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 86162 |
Apr 1988 |
ILX |
|
REFERENCE TO COPENDING APPLICATIONS
This application is a continuation of Ser. No. 07/626,199, filed Dec. 7, 1990, abandoned, which is a CIP of 07/344,582, filed Apr. 28, 1989, issued as U.S. Pat. No. 5,049,969, which is a CIP of Ser. No. 07/222,514, filed Jul. 21, 1988, issued as U.S. Pat. No. 4,933,738, and is a continuation of Ser. No. 07/499,063, Dec. 18, 1989 issued as U.S. Pat. No. 4,924,287, which is a continuation of Ser. No. 07/311,397, Feb. 16, 1989, abandoned, and a continuation of Ser. No. 273,706, Nov. 15, 1988, abandoned, which is a continuation of Ser. No. 819,707, Jan. 17, 1986, abandoned.
US Referenced Citations (16)
Foreign Referenced Citations (8)
| Number |
Date |
Country |
| 0112693 |
Jul 1984 |
EPX |
| 0303396 |
Feb 1989 |
EPX |
| 0336026 |
Oct 1989 |
EPX |
| 0245014 |
Nov 1989 |
EPX |
| 5378789 |
Jul 1978 |
JPX |
| 60-16438 |
Jan 1985 |
JPX |
| 60-16438 |
Jan 1985 |
JPX |
| 1135992 |
Dec 1968 |
GBX |
Non-Patent Literature Citations (7)
| Entry |
| N. H. E. Weste et al., Principles of CMOS VLSI Design, A Systems Perspective, Addison-Wesley (Jun. 1988) pp. 241-244, 370, 374. |
| Full English Translation of Ono, Kokai 53-78789 Japan (Jul. 1978). |
| North, J. et. al. "Laser Coding of Bipolar Read-only Memories" IEEE International of Solid-State Devices, vol. SC-11, No. 4, Aug. 1976 pp. 500-505. |
| Schuster, S. "Selective Metallization Removal For Redundancy" IBM Tech Disc Bull vol. 15 No. 2, Jul. 1972 pp. 551-552. |
| C. J. Boisert, "One Day Prototype Laser Programmed Arrays", 8079 Electro/86 and Mini/Micro Northeast, 11 (1986) Conference Record, Los Angeles, CA, US pp. 1-4. |
| R. M. Fisher, "Nonvolatile Memories", IEEE International Solid State Circuits Conference, vol. 25, Feb. 1982, New York, USA, pp. 114-115. |
| Disclosed Figures BA-1, BA-2 and BA-3 of U.S. Pat. No. 5,049,969. |
Continuations (3)
|
Number |
Date |
Country |
| Parent |
626199 |
Dec 1990 |
|
| Parent |
311397 |
Feb 1989 |
|
| Parent |
819707 |
Jan 1986 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
| Parent |
344582 |
Apr 1989 |
|
| Parent |
222514 |
Jul 1988 |
|