The present invention relates to an element isolation configuration in a photoelectric conversion apparatus including charge storing portions.
In recent years, many digital cameras and digital camcorders have used CCD-type or MOS-type photoelectric conversion apparatuses. For MOS-type photoelectric conversion apparatuses, element structures for delivering global shuttering that provides uniform accumulation time for photoelectric conversion portions have been developed. Such structures are components each including a charge storing portion for a photoelectric conversion portion. Japanese Patent Application Laid-Open No. 2007-053217 discloses a configuration in which components each including a charge storing portion each include an isolation region with a LOCOS structure. Also, Japanese Patent Application Laid-Open No. 2007-157912 discloses a configuration in which a gap are provided so as to surround each charge storing portion for reducing the amount of light incident on the charge storing portion in the component including the charge storing portion.
A photoelectric conversion apparatus according to an aspect of the present invention comprises a pixel unit including: a photoelectric conversion portion including at least a first photoelectric conversion element; a charge storing portion including at least a first charge storage element, and holding a charge generated in the photoelectric conversion portion; a plurality of transistors for outputting a signal based on the charge held by the charge storing portion; and an isolation area for electrically isolating the charge storing portion, wherein the isolation area includes a first isolation portion having a PN junction; and a second isolation portion having an insulator and arranged between the first charge storage element and at least a part of the plurality of transistors.
Also, am image pickup system according to another aspect of the present invention includes: the foregoing imaging apparatus, an optical system for forming an image on an imaging plane in the imaging apparatus; and a signal processing unit for processing signals output from the imaging apparatus to generate image data.
Other features and advantages of the present invention will be apparent from the following description taken in conjunction with the accompanying drawings, in which like reference characters designate the same or similar parts throughout the figures thereof.
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
The present inventors have discovered that when light enters an isolation region in the structure disclosed in Japanese Patent Application Laid-Open No. 2007-053217, diffuse reflection of light occurs in the isolation region, resulting in the light entering the charge storing portion. Japanese Patent Application Laid-Open No. 2007-157912 discusses entrance of light around a wiring layer, but does not discuss the effect imposed on the charge storing portion when light enters the isolation region. However, for the isolation regions, it is necessary to consider not only the effect of light, but also electric characteristics such as pressure resistance and parasitic MOS. Therefore, an object of the present invention is to provide a photoelectric conversion apparatus that reduces intrusion of charges from isolation regions into charge storing portions.
The present invention relates to a photoelectric conversion apparatus including charge storing portions in its imaging region. In such photoelectric conversion apparatus, an isolation region for a charge storing portion includes a first isolation portion having a PN junction, and a second isolation portion having an insulator. The second isolation portion is arranged between the charge storing portion and a least a part of a plurality of transistors. The first isolation portion reduces the effect of diffuse reflection occurring in the isolation region having an oxide film, and arrangement of the second isolation portion between the charge storing portion and the transistors enables maintenance of pressure resistance of a readout circuit and the charge storing portion.
Hereinafter, exemplary embodiments will be described with reference to the drawings. The description will be provided considering signal charges as electrons.
First, an example of a pixel circuit in a photoelectric conversion apparatus including charge storing portions will be described with reference to
A global shutter in the pixels 13 described above operates as follows. After a lapse of certain accumulation time, charges generated in the photoelectric conversion portions 2 are transferred to the charge storing portions 3 by means of the first gate electrodes 8. During the signal charges for the certain accumulation time being held in the charge storing portions 3, the photoelectric conversion portions 2 start signal charge accumulation again. The signal charges in the charge storing portions 3 are transferred to the floating diffusion regions 4 by means of the second gate electrodes 9, and output from the pixel output portions 7 of the amplification transistors as signals. Also, in order to prevent the charges generated in the photoelectric conversion portions 2 during the signal charges being held in the charge storing portions 3 from intruding into the charge storing portions 3, the charges in the photoelectric conversion portions 2 may be discharged via the OFDs 23. Each reset transistor sets its floating diffusion region 4 to have a predetermined potential before the transfer of the signal charges from the charge storing portions 3 (reset operation). The potentials of the floating diffusion regions 4 at this point of time are output from the pixel output portions 7 as noise signals to differentiate the noise signals from signals based on signal charges that are output later, enabling removal of the noise signals.
Also, each pixel 13 may have a buried channel below its first gate electrode 8. In other words, the photoelectric conversion portions 2 and the charge storing portions 3 are electrically connected. A global shutter having such configuration operates as follows. Signal charges generated in the photoelectric conversion portions 2 are held in the photoelectric conversion portions 2 and the charge storing portions 3. After a lapse of certain accumulation time, the signal charges are transferred to the floating diffusion regions 4 by means of the second gate electrodes 9. After the transfer of the signal charges to the floating diffusion regions 4, the photoelectric conversion portions 2 and the charge storing portions 3 start signal charge accumulation again. In this configuration, also, in order to prevent the charges generated in the photoelectric conversion portions 2 during the signal charges being held in the floating diffusion regions 4 from intruding into the floating diffusion regions 4, the charges in the photoelectric conversion portions 2 may be discharged via the OFDs 23. Also, the operation of the reset transistors is similar to that in the foregoing case. This operation can be performed by means of driving the first gate electrodes 8 even though no buried channels are provided below the first gate electrodes 8. The present exemplary embodiment will be described taking such configuration provided with buried channels as an example.
A description will be provided focusing on the first pixel 13a. The first gate electrode 8a extends to an area above the charge storing portion 3a. As a result of the first gate electrode 8a extending to an area above the charge storing portion 3a, the amount of light incident on the charge storing portion 3a can be reduced, and the amount of dark current in the charge storing portion 3a can be reduced by controlling a voltage supplied to the first gate electrode 8a. Here, the charge storing portion 3a includes a first isolation portion 14 and a second isolation portion 1. The first isolation portion 14 is arranged between the charge storing portion 3a and an adjacent photoelectric conversion portion 2 (not illustrated). In other words, for example, a first isolation portion 14 is arranged between a charge storing portion 3b of the second pixel 13c and the charge storing portion 3a of the first pixel 13a. The configuration of such isolation regions will be described in details with reference to the schematic cross-sectional views in
Here, a detailed description will be provided in relation to the object of the present invention with reference to
Meanwhile, in
Also, in
Here, in many cases, a semiconductor region constituting the source or drain region of a transistor has a higher impurity concentration compared to that of a second semiconductor region 17 constituting a photoelectric conversion portion. If isolation of such semiconductor region having a high impurity concentration is provided by a first isolation portion, a large electric field will be applied to the PN junction interface. Accordingly, it is desirable to provide electric isolation while the pressure resistance being kept, by means of a second isolation portion 1. Furthermore, the plurality of transistors can block light, which is different from the photoelectric conversion portion 2, and thus, the amount of light incident on the second isolation portion 1 can be reduced, enabling reduction of generation of scattered light.
However, a second isolation portion 1 having an insulator may cause dark current, which arises from a defect in the lattice on the interface between the insulator and the semiconductor. Therefore, as in the present exemplary embodiment, a first isolation portion 14 is arranged near a charge storing portion 3 or a photoelectric conversion portion 2, which holds signal charges, enabling reduction of noise compared to the configuration illustrated in
The above-described configuration enables provision of an imaging apparatus that reduces intrusion of charges from isolation regions into charge storing portions while having pressure resistance.
In a configuration in which a buried channel is provided between a photoelectric conversion portion 2 and a charge storing portion 3 as in the present exemplary embodiment, the time during which signal charges are held in the charge storing portion 3 become long, and thus, the configuration is effective for reduction of intrusion of electrons generated by incident light as well as reduction of dark current. However, the configuration in the present invention is not limited to one in which a buried channel is provided between a photoelectric conversion portion 2 and a charge storing portion 3. Furthermore, the fourth semiconductor region 19 and the fifth semiconductor region 15, which serve as barriers, may not be provided.
A photoelectric conversion apparatus according to the present exemplary embodiment is different from that of the first exemplary embodiment in a plan layout of pixels, and has a configuration in which pixels are arranged symmetrically with reference to lines. Also, the photoelectric conversion apparatus is different from the first exemplary embodiment in arrangement of the isolation regions around the charge storing portions and photoelectric conversion portion. A description will be provided with reference to
As described above, a first isolation portion is arranged between a charge storing portion of a pixel and a charge storing portion of an adjacent pixel, enabling reduction of alias (error signal) due to light scattering occurring when a second isolation portion is arranged. Also, intrusion of dark current into the charge storing portions can be reduced. Also, similar advantages can be provided to the areas around photoelectric conversion portions by a similar arrangement. In addition to the above, a second isolation portion is provided between the charge storing portion and a transistor, enabling enhancement of pressure resistance and reduction of occurrence of a parasitic MOS transistor. It should be noted that the isolation region arrangement according to the present exemplary embodiment can also be applied to a different plan layout.
For the present exemplary embodiment, a pixel circuit, which is different from that illustrated in
In other words, the pixel circuit in
According to the above-described configuration, the number of elements can be reduced compared to the configuration in
For arrangement of isolation regions in this case, as illustrated in the second exemplary embodiment, it is desirable to arrange second isolation portions between the charge storing portions and the transistors, and to arrange first isolation portions in the following areas: first, the areas between area charge storing portions, for example, the area between the first charge storage element 3a and the second charge storage element 3b, and the area between the first charge storage element 3a and a charge storing portion of an adjacent pixel unit; and furthermore, the areas between charge storing portions and photoelectric conversion portions, for example, the area between the first charge storage element 3a and the second photoelectric conversion element 2b, and the area between the first charge storage element 3a and a photoelectric conversion portion of an adjacent pixel unit. As described above, as a result of the first isolation portions and the second isolation portions being arranged as illustrated in the second exemplary embodiment, intrusion of charges into the charge storing portions can be reduced while maintaining pressure resistance.
(Application to an Imaging System)
The present exemplary embodiment will be described in terms of the case where a photoelectric conversion apparatus according to the first exemplary embodiment and the third exemplary embodiment is applied to an imaging system, with reference to
Next, operation in
Next, the whole controlling and arithmetic operation unit 809 extracts high-frequency components from the signals output from the photoelectric conversion apparatus 804 and then processed by the signal processing unit 807, and performs an arithmetic operation to determine the distance to the subject based on the high-frequency components. Subsequently, the lens 802 is driven and whether or not the camera is in focus is determined. If the camera is determined as not in focus, the lens 802 is driven and an arithmetic operation to determine the distance is performed again.
After confirming that the camera is in focus, exposure starts. After the end of the exposure, the imaging signals output from the photoelectric conversion apparatus 804 are subjected to, e.g., correction, in the imaging signal processing circuit 805, subjected to A/D conversion in the A/D converter 806, and are processed in the signal processing unit 807. The image data processed in the signal processing unit 807 are accumulated in the memory unit 810 by means of the whole controlling and arithmetic operation unit 809. Subsequently, the image data accumulated in the memory unit 810 is recorded in the recording medium 812 via the record medium control I/F unit by means of the whole controlling and arithmetic operation unit 809's control. The image data is also provided to, e.g., a computer via the external I/F unit 813 and processed.
As described above, a photoelectric conversion apparatus according to the present invention is applied to an imaging system. As a result of using a photoelectric conversion apparatus according to the present invention, noise superimposed on image signals as a result of use of a global shutter can be reduced, enabling provision of higher-quality images. Also, noise removal in, e.g., a signal processing circuit can be facilitated.
Several exemplary embodiments of the present invention have been described above. However, the present invention will not be limited to the exemplary embodiments and appropriate modifications are possible. For example, the pixel circuit configuration is not limited the configuration in
While the present invention has been described with reference to exemplary embodiments, it is to be understood that the invention is not limited to the disclosed exemplary embodiments.
This application claims the benefit of Japanese Patent Application No. 2008-123440, filed May 9, 2008, which is hereby incorporated by reference in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2008-123440 | May 2008 | JP | national |
This application is a continuation of U.S. application Ser. No. 16/908,377, filed Jun. 22, 2020 (pending), which is a continuation of U.S. application Ser. No. 16/696,414, filed Nov. 26, 2019 (now U.S. Pat. No. 10,727,266, issued on Jul. 28, 2020), which is a division of U.S. application Ser. No. 16/356,676, filed Mar. 18, 2019 (now U.S. Pat. No. 10,636,828, issued on Apr. 28, 2020), which is a division of U.S. application Ser. No. 15/207,289, filed Jul. 11, 2016 (now U.S. Pat. No. 10,283,356, issued on May 7, 2019), which is a division of U.S. application Ser. No. 13/797,276, filed Mar. 12, 2013 (now U.S. Pat. No. 9,419,038, issued on Aug. 16, 2016), which is a division of U.S. application Ser. No. 12/989,556, filed Oct. 25, 2010 (now U.S. Pat. No. 8,552,353, issued Oct. 8, 2013), which is a National Stage under § 371 of International Application No. PCT/JP2009/058949, filed May 7, 2009.
Number | Name | Date | Kind |
---|---|---|---|
3648125 | Peltzer | Mar 1972 | A |
5401998 | Chiu | Mar 1995 | A |
5970316 | Merrill | Oct 1999 | A |
6885047 | Shinohara | Apr 2005 | B2 |
7205627 | Adkisson | Apr 2007 | B2 |
7422924 | Rhodes | Sep 2008 | B2 |
7462810 | Kobayashi | Dec 2008 | B2 |
7623056 | Yamashita | Nov 2009 | B2 |
7633539 | Yamashita | Dec 2009 | B2 |
7800675 | Shah | Sep 2010 | B2 |
7817199 | Yamashita | Oct 2010 | B2 |
7875915 | Roy | Jan 2011 | B2 |
8072520 | Rysinski | Dec 2011 | B2 |
8354693 | Mori | Jan 2013 | B2 |
8441564 | Yamashita | Apr 2013 | B2 |
8552353 | Kobayashi | Oct 2013 | B2 |
8686481 | Maas | Apr 2014 | B2 |
9245919 | Yamashita | Jan 2016 | B2 |
9419038 | Kobayashi | Aug 2016 | B2 |
9865631 | Yamashita | Jan 2018 | B2 |
10283546 | Kobayahshi | May 2019 | B2 |
10373999 | Yamashita | Aug 2019 | B2 |
10418398 | Kobayashi | Sep 2019 | B2 |
10483307 | Sekine | Nov 2019 | B2 |
10504947 | Minowa | Dec 2019 | B2 |
10510789 | Chen | Dec 2019 | B2 |
10636828 | Kobayashi | Apr 2020 | B2 |
10636930 | Yamashita | Apr 2020 | B2 |
10672934 | Wang | Jun 2020 | B2 |
10692914 | Kalnitsky | Jun 2020 | B2 |
10700117 | Yamashita | Jun 2020 | B2 |
10727266 | Kobayashi | Jul 2020 | B2 |
11114487 | Kobayashi | Sep 2021 | B2 |
11348953 | Minowa | May 2022 | B2 |
20030038336 | Mann | Feb 2003 | A1 |
20040000681 | Shinohara | Jan 2004 | A1 |
20040094784 | Rhodes | May 2004 | A1 |
20040178430 | Rhodes | Sep 2004 | A1 |
20040206991 | Yato | Oct 2004 | A1 |
20040217436 | Kimura | Nov 2004 | A1 |
20040262646 | Patrick | Dec 2004 | A1 |
20050045925 | Yoshida | Mar 2005 | A1 |
20050263804 | Yoshihara | Dec 2005 | A1 |
20060044243 | Rysinski | Mar 2006 | A1 |
20060044437 | Shah | Mar 2006 | A1 |
20060124977 | Shinohara | Jun 2006 | A1 |
20060146156 | Toros | Jul 2006 | A1 |
20060255371 | Roy | Nov 2006 | A1 |
20060258042 | Roy | Nov 2006 | A1 |
20070031987 | Mouli | Feb 2007 | A1 |
20070045679 | McKee | Mar 2007 | A1 |
20070072325 | Rhodes | Mar 2007 | A1 |
20070158713 | Ohkawa | Jul 2007 | A1 |
20070235827 | Altice | Oct 2007 | A1 |
20080029787 | Watanabe | Feb 2008 | A1 |
20080197386 | Maas | Aug 2008 | A1 |
20080303058 | Mori | Dec 2008 | A1 |
20090050787 | Kobayashi | Feb 2009 | A1 |
20090096901 | Bae | Apr 2009 | A1 |
20090244328 | Yamashita | Oct 2009 | A1 |
20090251578 | Yamashita | Oct 2009 | A1 |
20090256176 | Kobayashi | Oct 2009 | A1 |
20090284632 | Onuki | Nov 2009 | A1 |
20090303364 | Shibata | Dec 2009 | A1 |
20100053398 | Yamashita | Mar 2010 | A1 |
20100165167 | Sugiyama | Jul 2010 | A1 |
20100200738 | Yamashita | Aug 2010 | A1 |
20100289931 | Shibata | Nov 2010 | A1 |
20100328302 | Yamashita | Dec 2010 | A1 |
20100328509 | Yamashita | Dec 2010 | A1 |
20110032379 | Kobayashi | Feb 2011 | A1 |
20130187210 | Kobayashi | Jul 2013 | A1 |
20160322406 | Yamashita | Nov 2016 | A1 |
20190214414 | Chen | Jul 2019 | A1 |
20190214415 | Kobayashi | Jul 2019 | A1 |
20200066770 | Chen | Feb 2020 | A1 |
20200075645 | Minowa | Mar 2020 | A1 |
20200098800 | Kobayashi | Mar 2020 | A1 |
20200227582 | Yamashita | Jul 2020 | A1 |
20200279969 | Wang | Sep 2020 | A1 |
20200303431 | Kalnitsky | Sep 2020 | A1 |
20200303433 | Yamashita | Sep 2020 | A1 |
20200321372 | Kobayashi | Oct 2020 | A1 |
20200355775 | Yamashita | Nov 2020 | A1 |
Number | Date | Country |
---|---|---|
2003-87663 | Mar 2003 | JP |
2005-167588 | Jun 2005 | JP |
2005-347325 | Dec 2005 | JP |
2007-053217 | Mar 2007 | JP |
2007-157912 | Jun 2007 | JP |
2006117725 | Nov 2006 | WO |
Entry |
---|
India Office Action dated Dec. 8, 2016 during prosecution of related India application No. 7897/CHENP/2010. (Previously cited during prosecution of parent U.S. Appl. No. 16/696,414.). |
Number | Date | Country | |
---|---|---|---|
20210366955 A1 | Nov 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16356676 | Mar 2019 | US |
Child | 16696414 | US | |
Parent | 15207289 | Jul 2016 | US |
Child | 16356676 | US | |
Parent | 13797276 | Mar 2013 | US |
Child | 15207289 | US | |
Parent | 12989556 | US | |
Child | 13797276 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16908377 | Jun 2020 | US |
Child | 17393637 | US | |
Parent | 16696414 | Nov 2019 | US |
Child | 16908377 | US |