Claims
- 1. A photomask, comprising:
a substrate; and a patterned layer formed on at least a portion of the substrate, the patterned layer formed using a mask pattern file created by:
comparing a feature dimension in a mask layout file with a design rule in a technology file; identifying a design rule violation in the mask layout file if the feature dimension is less than the design rule; and automatically correcting the design rule violation in the mask layout file.
- 2. The photomask of claim 1, further comprising the patterned layer formed by:
determining if the feature dimension in the mask layout file is greater than the design rule in the technology file; and modifying the feature dimension until the feature dimension is approximately equal to the design rule.
- 3. The photomask of claim 1, further comprising the patterned layer formed by:
generating a clean mask layout file that does not include the design rule violation; and generating the mask pattern file from the clean mask layout file.
- 4. The photomask of claim 1, wherein automatically correcting the design rule violation in the mask layout file comprises adjusting the feature dimension until the feature dimension is approximately equal to or greater than the design rule.
- 5. The photomask of claim 1, further comprising the mask layout file including first polygons that represent a first feature and second polygons that represent a second feature.
- 6. The photomask of claim 5, wherein automatically correcting the design rule violation in the mask layout file comprises repositioning edges of the first and second polygons in the mask layout file until the feature dimension is approximately equal to or greater than the design rule.
- 7. The photomask of claim 1, further comprising the patterned layer formed by:
generating an output file that includes the design rule violation; and reading the output file to determine coordinates of the design rule violation in the mask layout file.
- 8. The method of claim 1, further comprising the patterned layer formed by:
identifying the design rule violation in one or more instances of a subcell in the mask layout file, the subcell located in a top-level cell; and simultaneously correcting the design rule violation in each instance of the subcell.
- 9. The photomask of claim 1, further comprising the design rule selected from a group consisting of an n-well spacing, a p-well spacing, a diffusion spacing, a polysilicon spacing, a metal spacing and a contact spacing.
- 10. The photomask of claim 1, further comprising the design rule selected from a group consisting of an n-well dimension, a p-well dimension, a diffusion dimension, a polysilicon dimension, a metal dimension and a contact dimension.
- 11. A photomask assembly, comprising:
a pellicle assembly defined in part by a pellicle frame and a pellicle film attached thereto; and a photomask coupled to the pellicle assembly opposite from the pellicle film, the photomask including a patterned layer formed on a substrate, the patterned layer formed using a mask pattern file created by:
comparing a feature dimension in a mask layout file with a design rule in a technology file; identifying a design rule violation in the mask layout file if the feature dimension is less than the design rule; and automatically correcting the design rule violation in the mask layout file.
- 12. The photomask assembly of claim 17, further comprising the patterned layer formed by:
determining if the feature dimension in the mask layout file is greater than the design rule in the technology file; and modifying the feature dimension until the feature dimension is approximately equal to the design rule.
- 13. The photomask assembly of claim 17, wherein automatically correcting the design rule violation in the mask layout file comprises adjusting the feature dimension until the feature dimension is approximately equal to or greater than the design rule.
- 14. The photomask assembly of claim 17, further comprising the patterned layer formed by:
generating a clean mask layout file that does not include the design rule violation; and generating the mask pattern file from the clean mask layout file.
- 15. An integrated circuit formed on a semiconductor wafer, comprising:
a plurality of interconnect layers selected from the group consisting of n-well, p-well, diffusion, polysilicon and metal; and a plurality of contact layers operable to provide electrical connections between the interconnect layers; the interconnect and contact layers formed on a semiconductor wafer using a plurality of photomasks created by:
comparing a feature dimension in a mask layout file with a design rule in a technology file; identifying a design rule violation in the mask layout file if the feature dimension is less than the design rule; automatically correcting the design rule violation in the mask layout file; and generating a plurality of mask pattern files from the mask layout file, the mask pattern files corresponding to the interconnect and contact layers.
- 16. The integrated circuit of claim 15, further comprising the interconnect and contact layers formed by:
determining if the feature dimension in the mask layout file is greater than the design rule in the technology file; and modifying the feature dimension until the feature dimension is approximately equal to the design rule.
- 17. The integrated circuit of claim 15, wherein automatically correcting the design rule violation in the mask layout file comprises adjusting the feature dimension until the feature dimension is approximately equal to or greater than the design rule.
- 18. The integrated circuit of claim 15, wherein the mask layout file comprises a parent cell that includes one or more subcells.
- 19. The integrated circuit of claim 15, further comprising the interconnect and contact layers formed by:
comparing the feature dimension in one subcell with the design rule in the technology file; identifying the design rule violation in the one subcell if the feature dimension is less than the design rule; and simultaneously correcting the design rule violation in each of the subcells.
- 20. The integrated circuit of claim 15, further comprising the interconnect and contact layers formed by:
generating an output file that includes the design rule violation; and reading the output file to determine coordinates of the design rule violation in the mask layout file.
- 21. The integrated circuit of claim 15, further comprising the design rule selected from a group consisting of an n-well spacing, a p-well spacing, a diffusion spacing, a polysilicon spacing, a metal spacing and a contact spacing.
- 22. The integrated circuit of claim 15, further comprising the design rule selected from a group consisting of an n-well dimension, a p-well dimension, a diffusion dimension, a polysilicon dimension, a metal dimension and a contact dimension.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/401,152, filed Sep. 22, 1999 and entitled “AUTOMATIC FIX (CORRECTION) OF DESIGN RULE VIOLATIONS THROUGHOUT GLOBAL MASK LAYOUT DATABASE (IC LAYOUT) COMPUTER SOFTWARE.”
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09401152 |
Sep 1999 |
US |
Child |
10161527 |
Jun 2002 |
US |