Jah-Ming Hsu et al., An Area-Efficient VLSI Architecture for Decoding of Reed-Solomon Codes, IEEE, pg. 3291 to 3294, 1996. |
Zarowski, Parallel Implementation of the Schur Berlekamp-Massey Algorithm on a Linearly Connected Processor Array, IEEE, pg. 930 to 933, 1995. |
S. Lin and D. Costello, Jr., "Error Control Coding", Published Oct. 1982, .COPYRGT. 1983, Prentice-Hall, Inc. Englewood Cliffs, NJ, pp. 167-174. |
S. Wilson, "Digital Modulation and Coding", 1996, Ch. 5, pp. 470-472, Prentice-Hall, NJ. |
N. Glover and T. Dudley, "Practical Error Correction Design for Engineers", 1991, Cirrus Logic, Inc., CO, Rev. 2.sup.nd Ed. |
W.W. Peterson and E.J. Weldon, Jr., "Error-Correcting Codes", 1972, (12.sup.th printing 1994), Mass, Inst. Of Technology, pp. 131-136. |
Stephen B. Wicker, "The Decoding of BCH and Reed-Solomon Codes", pp. 203-234, Chap. 9 of "Error Control Systems for Digital Communication and Storage", .COPYRGT. 1995, Prentice-Hall, Inc., Upper Saddle River, NJ. |