Claims
- 1. A semiconductor device comprising 1) a substrate, 2) first and second active regions and (3) a region of dielectric material, said dielectric material positioned and configured to limit interaction of charge or electric field through said substrate CHARACTERIZED IN THAT said dielectric material occupies a trench between said first and second active regions and an electrically conductive region is present in said dielectric material along the sidewalls of said trench adjacent said active regions wherein said conductive region is less than about 200 nm in thickness measured along the direction perpendicular to said sidewall at the midpoint between the lowest point of said trench and the upper major surface of said substrate and said conductive region is separated from said active region by a portion of said dielectric material and wherein said conductive region it is maintained at essentially the same potential as said substrate.
- 2. The device of claim 1 wherein said device comprises an integrated circuit including field effect transistors in said active regions.
- 3. The device of claim 1 wherein said device comprises an integrated circuit including bipolar transistors in said active regions.
- 4. The device of claim 1 wherein said dielectric material comprises a silicon oxide.
- 5. The device of claim 4 wherein said conductive region comprises silicon.
- 6. The device of claim 1 wherein said conductive region comprises silicon.
- 7. The device of claim 6 including means for maintaining the potential of said conducting region essentially equal to the potential of said substrate.
- 8. The device of claim 1 wherein the surface of said active regions are essentially coplanar with the surface of said region of dielectric material.
- 9. The device of claim 1 wherein said semiconductor comprises silicon.
- 10. A device comprising 1) a substrate, 2) first and second active regions comprising silicon, 3) a region of dielectric material, said dielectric material positioned and configured to limit interaction of charge or electric field through said substrate and 4) transistors in said first and second active regions, said transistors comprising a gate, source, and drain CHARACTERIZED IN THAT said dielectric material occupies a trench between said first and second active region, the surface of said region of dielectric material extends at least 200.ANG. above the plane of the surface of said active region, directly underneath where said gate crosses said dielectric material and in that the dopant level in said silicon active regions to a depth of 1000.ANG. from the surface of said active region at the silicon/field oxide interface is at least 10.sup.17 atoms/cm.sup.3.
- 11. The device of claim 10 wherein said device comprises an integrated circuit including field effect transistor in said active regions.
- 12. The device of claim 10 wherein said device comprises an integrated circuit including bipolar transistors in said active regions.
- 13. The device of claim 10 wherein said dielectric material comprises a silicon oxide.
- 14. The device of claim 13 wherein said conductive region comprises silicon.
- 15. The device of claim 10 wherein said conductive region comprises silicon.
Parent Case Info
This application is a continuation of application Ser. No. 07/833,575, filed on Feb. 10, 1992, now abandoned, which is a continuation of Ser. No. 07/387,478, filed on Jul. 28, 1989 (now abandoned).
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4571819 |
Rogers et al. |
Feb 1986 |
|
4825278 |
Hillenius |
Apr 1989 |
|
5045904 |
Kobayashi et al. |
Sep 1991 |
|
Non-Patent Literature Citations (4)
Entry |
VSLI Technology, 2nd ED, Edited by S. M. Sze, 1988. |
Sze, supra, Chapter 11. |
Sze, supra, Chapter 6. |
Sze, supra, Chapter 5. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
833575 |
Feb 1992 |
|
Parent |
387478 |
Jul 1989 |
|