Claims
- 1. A non-volatile semiconductor memory device, comprising:
a substrate, the substrate having a core region and a periphery region; a charge trapping dielectric over the core region of the substrate; a gate dielectric in the periphery region of the substrate; buried bitlines under the charge trapping dielectric in the core region; and wordlines over the charge trapping dielectric in the core region, wherein the core region is substantially planar.
- 2. The memory device according to claim 1, wherein the charge trapping dielectric comprises at least one of an ONO trilayer dielectric, an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric, an oxide/tantalum oxide/oxide trilayer dielectric, an oxide/strontium titanate bilayer dielectric, an oxide/barium strontium titanate bilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/barium strontium titanate trilayer dielectric, and an oxide/hafnium oxide/oxide trilayer dielectric.
- 3. The memory device according to claim 1, wherein the charge trapping dielectric comprises an ONO dielectric comprising at least one of a nitrided oxide layer and a silicon-rich silicon nitride layer.
- 4. The memory device according to claim 1, wherein the gate dielectric comprises silicon dioxide.
- 5. The memory device according to claim 1, wherein the buried bitlines comprise at least one of arsenic, boron, and phosphorus.
- 6. The memory device according to claim 1, with the proviso that the core region does not comprise LOCOS.
- 7. The memory device according to claim 1, wherein the wordlines comprise at least one of polysilicon and doped amorphous silicon.
- 8. The memory device according to claim 1, wherein the charge trapping dielectric has a thickness from about 75 Å to about 300 Å.
- 9. A non-volatile semiconductor memory device, comprising:
a substrate, the substrate having a core region and a periphery region; a charge trapping dielectric over the core region of the substrate; a gate dielectric in the periphery region of the substrate; buried bitlines under the charge trapping dielectric in the core region; and substantially planar wordlines having a substantially uniform thickness over the charge trapping dielectric in the core region.
- 10. The memory device according to claim 9, wherein the gate dielectric in the periphery region has a thickness from about 30 Å to about 300 Å.
- 11. The memory device according to claim 9, wherein the buried bitlines comprise at least one of arsenic, boron, and phosphorus at a dosage from about 1×1014 to about 1×1016 atoms/cm2.
- 12. The memory device according to claim 9, wherein the charge trapping dielectric comprises one of an ONO trilayer dielectric, an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric, an oxide/tantalum oxide/oxide trilayer dielectric, an oxide/strontium titanate bilayer dielectric, an oxide/barium strontium titanate bilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/barium strontium titanate trilayer dielectric, and an oxide/hafnium oxide/oxide trilayer dielectric.
- 13. The memory device according to claim 9, wherein the charge trapping dielectric comprises an ONO dielectric comprising at least one of a nitrided oxide layer and a silicon-rich silicon nitride layer.
- 14. The memory device according to claim 9, with the proviso that the core region does not comprise LOCOS.
- 15. A SONOS flash memory device, comprising:
a substrate, the substrate having a core region and a periphery region; an ONO charge trapping dielectric over the core region of the substrate; a gate dielectric in the periphery region of the substrate; buried bitlines under the ONO charge trapping dielectric in the core region; and substantially planar wordlines having a substantially uniform thickness over the ONO charge trapping dielectric in the core region.
- 16. The memory device according to claim 15, wherein the buried bitlines are formed by implanting at least one of arsenic, boron, and phosphorus.
- 17. The memory device according to claim 15, wherein the ONO charge trapping dielectric comprises at least one of a nitrided oxide layer and a silicon-rich silicon nitride layer.
- 19. The memory device according to claim 15, wherein the buried bitlines have a width from about 0.18 μm to about 1 μm.
- 20. The memory device according to claim 15, with the proviso that LOCOS is not formed in the core region.
- 21. The memory device according to claim 15, wherein the buried bitlines comprise at least one of an n+ and p+ dopant.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of co-pending application Ser. No. 09/723,635 filed on Nov. 28, 2000, which is hereby incorporated by reference for its relevant teachings.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09723635 |
Nov 2000 |
US |
Child |
09893026 |
Jun 2001 |
US |