Claims
- 1. A void free isolated semiconductor structure comprising:
- a pattern of substantially vertically sided trenches within a semiconductor body;
- a first insulating layer upon the sidewalls of said trenches;
- combined void free epitaxial silicon and polycrystalline silicon layers substantially located inside said trenches, said combined silicion layers comprising,
- an epitaxial layer extending from the base of said trenches and filling said trenches up to between about 0.3 to 4.0 micrometers from the upper surface of said trenches,
- said epitaxial layer having a planar upper surface,
- said planar upper surface being substantially parallel to said base of said trench, and
- a polycrystalline silicon layer over said planar upper surfaces of said epitaxial layer;
- a second insulating layer covering the exposed upper surface of said polycrystalline silicon layer and the exposed surfaces of said first insulating layer, isolating said pattern of trenches from adjoining structures that exist over said trenches.
- 2. The semiconductor structure of claim 1 wherein the said semiconductor body is monocrystalline silicon.
- 3. The semiconductor structure of claim 1 wherein said first insulating layer is composed of a silicon dioxide layer and a silicon nitride layer.
- 4. The semiconductor structure of claim 1 wherein a polycrystalline silicon nucleating layer is located upon said sidewalls in the area where said polycrystalline layer over said upper surfaces of said epitaxial layer is present.
- 5. The semiconductor structure of claim 1 wherein the depth of said trenches is between about 3 to 10 micrometers.
- 6. The semiconductor structure of claim 5 wherein the width of said trenches is between about 1 to 10 micrometers.
- 7. The semiconductor structure of claim 1 wherein said second insulating layer is composed of a thermally grown silicon dioxide.
Parent Case Info
This is a division of Ser. No. 624,425, filed June 24, 1984, now U.S. Pat. No. 4,528,047.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
58-140137 |
Aug 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
J. Riseman, "Deep Dielectric Isolation", IBM Tech Discl Bull, vol. 23, No. 8, Jan. 1981, pp. 3689-3690. |
Endo et al, "Novel Device Isolation Technology with Selective Epitaxial Growth", IEDM 1982, pp. 241-244. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
624425 |
Jun 1984 |
|