The present application is related to U.S. patent application Ser. No. 12/941,509, entitled “MECHANISMS FOR FORMING ULTRA SHALLOW JUNCTION,” filed on Nov. 8, 2010 and U.S. patent application Ser. No. 13/012,948, entitled “DOPED OXIDE FOR SHALLOW TRENCH ISOLATION (STI),” both of which are incorporated herein by reference in their entireties.
The present disclosure relates to a mechanism of fabricating a gate structure for a semiconductor device. Particularly, the disclosure relates to a mechanism of fabricating a replacement gate structure.
As technology nodes shrink, in some IC designs, there has been a desire to replace the typically polysilicon gate electrode with a metal gate electrode to improve device performance with the decreased feature sizes. Providing metal gate structures (e.g., including a metal gate electrode rather than polysilicon) offers one solution. One process of forming a metal gate stack is termed a “gate last” process in which the final gate stack is fabricated “last” which allows for a reduced number of subsequent processes, including high temperature processing, that must be performed after formation of the gate. Additionally, as the dimensions of transistors decrease, the thickness of the gate oxide must be reduced to maintain performance with the decreased gate length. In order to reduce gate leakage, high dielectric constant (high-k) gate insulator layers are also used which allow greater physical thicknesses while maintaining the same effective thickness as would be provided by a typical gate oxide used in larger technology nodes.
In addition to the introduction of gate last processes, other features and processes have been introduced in complementary metal-oxide-silicon (CMOS) fabrication to improve the device performance. The integration of the CMOS fabrication process flow for advanced technology nodes to produce devices with good performance and high yield has many challenges.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
It is to be understood that the following description provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
With reference to
The substrate 110 may include various doped regions depending on design requirements (e.g., p-type wells or n-type wells). The doped regions may be doped with p-type dopants, such as boron or BF2, and/or n-type dopants, such as phosphorus or arsenic. The doped regions may be formed directly on the substrate 110, in a P-well structure, in an N-well structure, in a dual-well structure, or using a raised structure. The semiconductor substrate 110 may further include various active regions, such as regions configured for an N-type metal-oxide-semiconductor transistor device (referred to as an NMOS) and regions configured for a P-type metal-oxide-semiconductor transistor device (referred to as a PMOS). For example, substrate 110 may have dopant regions and epitaxial layers formed to define source and drain regions. It is understood that the semiconductor device structure 100 may be formed by CMOS technology processing, and thus some processes are not described in detail herein.
Substrate 110 may also include isolation regions (not shown), which are formed to isolate various regions, such as NMOS and PMOS regions, of the substrate 110. The isolation regions utilize isolation technology, such as local oxidation of silicon (LOCOS) or shallow trench isolation (STI), to define and electrically isolate the various regions. If the isolation regions are made of STIs, each STI region comprises silicon oxide, silicon nitride, silicon oxynitride, other suitable materials, or combinations thereof. The STIs may be formed by any suitable process. As one example, the formation of an STI includes a photolithography process, etching a trench in the substrate (for example, by using a dry etching and/or wet etching), and filling the trench (for example, by using a chemical vapor deposition process) with one or more dielectric materials. In some examples, the filled trench may have a multi-layer structure such as a thermal oxide liner layer filled with silicon nitride or silicon oxide.
The gate electrode layer 116 is formed over the gate dielectric layer 114 by any suitable process to any suitable thickness. In the present embodiment, the gate electrode layer 116 is a polysilicon layer. The polysilicon (or poly) layer is formed by chemical vapor deposition (CVD) or other suitable deposition process. For example, silane (SiH4) may be used as a chemical gas in the CVD process to form the gate electrode layer 116. The gate electrode layer 116 has a thickness in a range from about 400 angstroms (Å) to about 1000 Å, in accordance with some embodiments. In some other embodiments, the gate electrode layer 116 has a thickness in a range from about 600 angstroms (Å) to about 900 Å. In some embodiments, gate electrode layer 116 and the gate dielectric layer 114 are sacrificial (or dummy) layers and will be removed by a replacement step after a gate patterning process. In some other embodiments, the gate electrode layer 116 is a dummy layer. However, the gate dielectric layer 114 is not a dummy layer and will not be removed by a replacement step after a gate patterning process.
A hard mask layer (not shown) and a layer of photoresist (not shown) may be formed over the gate electrode layer 116 to assist the patterning of the gate structures 140A and 140B. The layer of photoresist is patterned to form a patterned photoresist feature. The pattern of the photoresist can then be transferred by a dry etching process to the underlying gate dielectric layer 114, the gate electrode layer 116, and the hard mask layer to form the gate structures, 140A and 140B. Additionally, an anti-reflective coating (ARC) layer (not shown) may be formed on the hard mask layer and under the layer of photoresist to enhance the subsequent patterning process. The photolithography patterning processes may include soft baking, mask aligning, exposure, post-exposure baking, developing the photoresist, rinsing, drying (e.g., hard baking), other suitable processes, and/or combinations thereof. The photolithography exposing process may also be implemented or replaced by other proper methods such as maskless photolithography, electron-beam writing, ion-beam writing, and molecular imprint. Then, an etching process, including dry etching, wet etching, and/or other etching methods (e.g., reactive ion etching) is provided to from the gate structures 140A and 140B. The photoresist layer is stripped thereafter. The hard mask layer is also removed. It is understood that the above examples do not limit the processing steps that may be utilized to form the gate structures.
After the gate structures, 140A and 140B, are formed, spacers 124 are formed overlying sidewalls of the gate structures 140A/140B, in accordance with some embodiments. In an example, spacers 124 are formed by blanket depositing a dielectric layer over the gate structures 140A/140B and the substrate 110, and then the dielectric layer is etched to form spacers 124. In some embodiments, the spacers 124 are formed of more than one layer of dielectric materials. The dielectric layer(s) used to form spacers 124 may comprise, for example, silicon nitride, silicon oxide, silicon carbide, silicon oxynitride, nitride silicon carbide (SiCN), other suitable materials, and/or combinations thereof. The thickness of the dielectric layer is in a range from 50 Å to about 400 Å. The dielectric layer may be formed by using techniques such as plasma enhanced chemical vapor deposition (PECVD), low-pressure chemical vapor deposition (LPCVD), sub-atmospheric chemical vapor deposition (SACVD), atomic layer deposition (ALD), or plasma-enhanced ALD (PEALD), and the like. The etching may be performed by a wet etching process, a dry etching process, or combinations thereof. Preferably, the dielectric layer is etched by a dry etching process. More preferably, the dielectric layer is etched by an anisotropic dry etching process.
ILD0152 is made of a dielectric material, such as an oxide, a doped oxide, a low-dielectric-constant (low-k) dielectric, or other suitable materials, and/or combinations thereof. The thickness of the dielectric layer ranges from 1000 Å to about 5000 Å. The ILD0152 is made of, for example, silicon oxide, silicon oxynitride, silicon nitride, spin-on glass (SOG), fluorinated silica glass (FSG), carbon doped silicon oxide, BLACK DIAMOND®, Xerogel, Aerogel, amorphous fluorinated carbon, Parlyene, BCB (bis-benzocyclobutenes), SILK™, polyimide, other suitable dielectric materials, or combinations thereof. ILD0152 may also be doped with a dopant, such as phosphorous (P), which can help getter ions. ILD0152 may be formed by using techniques such as spin-on, plasma enhanced chemical vapor deposition (PECVD), low-pressure chemical vapor deposition (LPCVD), sub-atmospheric chemical vapor deposition (SACVD), high-density plasma CVD (HDPCVD), and the like.
As mentioned above, the gate electrode layer 116 and the gate dielectric layer 114 are dummy layers, in accordance with some embodiments. The dummy gate electrode layer 116 and the gate dielectric layers are removed by etching to allow different material layers to be deposited in the opening created (or formed) by removing the dummy gate electrode layer. In some embodiments, the gate electrode layer 116 is a dummy layer, but the gate dielectric layer 114 is not a dummy layer and is not removed. The different material layers may include, but are not limited to, an oxide dielectric layer, a high dielectric constant (high-k) dielectric layer, a barrier layer, a work function layer, a gate electrode (or gate metal) layer, etc. Exemplary details about the various material layers in a replacement gate structure are described in U.S. patent application Ser. No. 12/702,525, titled “Integration of Bottom-Up Metal Film Deposition” and filed on Feb. 9, 2010, which is incorporated by reference herein in its entirety.
In order to replace the gate electrode layer 116 with other gate materials, the gate electrode layer 116 needs to be removed from gate structures 140A and 140B first. The gate electrode layer 116 may be removed by a wet etching process. If the gate electrode layer 116 is made of polysilicon, the wet etching solution(s) used may be a diluted HF solution, an NH4OH solution, or solutions involving both diluted HF and NH4OH, in accordance with some embodiments. For example, the wet etching may involve using a diluted HF solution with an HF to H2O ratio in a range from about 1:50 to about 1:200 for a duration in a range from about 10 seconds to about 30 seconds first. Afterwards, the substrate is wet etched by a NH4OH solution with an H2O to NH4OH ratio in a range from about 0 to 1 (pure NH4OH) to about 50:1 for a duration in a range from about 10 seconds to about 30 seconds.
However, the wet etching solution(s) also etches ILD0152. As a result, a portion of ILD0152 is undesirably etched.
As mentioned above, the gate dielectric layer 114 could also be a dummy layer and could be removed, in accordance with some embodiments. The gate dielectric layer 114 is removed by dry etching using etchants, such as a mixture of HF and NH3 (a non-plasma process) or a mixture of NF3 and NH3 (a remote plasma process), etc. The dry etching process can be a plasma process or a non-plasma process. The dry etchant(s) may also include an inert carrier gas, such as He, Ar, Ne, Kr, or Xe. In some embodiments, the oxide etch (or removal) is performed by using an etching gas including a mixture of HF and NH3 to form a complex with the oxide film. Afterwards, the complex could be evaporated by heating the substrate. The heating is performed at a temperature between about 100° C. to about 200° C., in accordance with some embodiments. The etching and the heating to remove etch byproduct(s) are performed in the same chamber, in some embodiments. In some embodiments, the process is performed in a Certas-X etching tool, manufactured by Tokyo Electron Limited (TEL) of Tokyo, Japan. Details of the chemical reactions are described in U.S. patent application Ser. No. 12/704,032, entitled “A Novel Hard Mask Removal Method” and filed on Feb. 11, 2010, which is incorporated by reference herein in its entirety.
After the dummy gate electrode layer 116 and the dummy gate dielectric layer 114 are removed, a number of gate material layer are deposited to fill spaces 130A and 130B (or 130A′ and 130B′) to form gate structures. The number of gate material layers may include a high dielectric constant (high-K) layer 324, as described in the exemplary U.S. patent application Ser. No. 12/702,525 mentioned above in accordance with some embodiments. Underneath the high-k layer 324 there could be an interfacial oxide layer (not shown). Above the high-k dielectric layer there could be a barrier layer 325, which is used to protect the high-k layer 324. In some embodiments, there is a workfunction layer 326 above the barrier layer 325, as shown in
In some embodiments, an optional barrier/adhesion layer 327 is deposited under the gate metal layer 328. The barrier/adhesion layer 327 and the gate metal layer 328 may be deposited by CVD, PVD, ALD, or other applicable process. The barrier/adhesion layer 327 can be made of Ti, TiN, Ta, TaN, or a combination of Ti/TiN or Ta/TaN, in accordance with some embodiments. The description of gate material layers is merely an example. Other types or numbers of gate material layers are also possible. After the openings 130A and 130B (or 130A′ and 130B′) are filled, the excess conductive layers 327 and 328 above the ILD0152 are removed. In some embodiments. The excess conductive layers 327 and 328 are removed by CMP.
In some embodiments, the dopants are made of carbon.
If the doping is performed by ion beams, the dopants, which are ions, may be directed toward substrate 110 vertically (solid arrows), or tilted at an angle “α”. The angle may be about zero or greater than zero. In some embodiments, the angle is in a range from about 0° to about 60°. In other embodiments, the angle is in a range from about 0° to about 30°. Due to the relative shallowness of the doped layer 160, the doping energy is relatively low. In some embodiments, the doping energy is in a range from about 0.5 KeV to about 60 KeV. The dopant concentration is in a range from about 5E18 atoms/cm3 to about 5E22 atoms/cm3, in accordance with some embodiments. In some embodiments, the dopant weight concentration is in a range from about 0.01% to about 100%. In some embodiments, the temperature of the implant process is in a range from about −150° C. to about room temperature (about 25° C.).
As mentioned above, the doping may also be achieved by plasma doping (or PLAD). Since the plasma ions in the plasma sheath could move in different directions, not just directed toward the substrate as is the case for the dopants from ion beams, the plasma ions 150 are illustrated by dotted arrows. Plasma ions often have lower energy than the ions of ion beams. As a result, plasma doping (or PLAD) is ideal for shallow doping. The dopant plasma ions 150 arrive at the substrate surface in a range of angles (shown as dotted arrows), instead of being at a certain angle as in the case of ion implantation by ion beams.
Plasma doping is performed in a plasma doping system. An example of a plasma doping system is a PLAD system, made by Varian Semiconductor Equipment Associates Inc. of Gloucester, Mass. The doping gas is made by one or more dopant-containing gas. For example, if the dopant is carbon, one or more dopant containing gases, such as CH4, CxHy (where x and y are integers), or a combination thereof, are used. In some embodiments, x is in a range from 2 to 12 and y is in a range from 2 to 26. The doping gas may also include a carrier gas, such as H2, N2, He, Ar, Ne, Kr, Xe. The percentage of the dopant-containing gas may be in a range from about 1% to about 100%. In some embodiments, the process gas flow rate is in a range from about 50 sccm to about 500 sccm. In some embodiments, the pressure of the plasma process is in a range from about 5 mTorr, to about 50 mTorr. The RF (radio frequency) power is in a range from about 100 watts (W) to about 1000 W and at a radio frequency in a range from about 2 kilohertz (KHz) to about 13.6 megahertz (MHz), in accordance with some embodiments. The substrate may be or may not be biased. The dopant depth can be increased, if the substrate is biased. In some embodiments, the bias voltage is in a range from about 0 KV to about 10 KV. In some embodiments, the RF power supply can have dual frequencies. The doping plasma may be generated in the processing chamber or remotely (remote plasma). In some embodiments, the concentration of the dopant (carbon) is in a range from about 5E18 atoms/cm3 to about 5E22 atoms/cm3.
The radio frequency (RF) power for generating the plasma could be pulsed.
After the doping is performed, the substrate may be annealed to allow the carbon atoms to settle in the oxide layer, in accordance with some embodiments. In some other embodiments, the anneal operation can be omitted. The annealing temperature may be in a range from about 350° C. to about 800° C., if a rapid thermal anneal (RTA) or furnace anneal is used in accordance with some embodiments. In some other embodiments, the anneal temperature can be up to about 1100° C. if a spike anneal is used. In yet some other embodiments, the anneal temperature can be as high as 1400° C. if millisecond anneal is used. In some embodiments, the annealing time can be in a range from about 50 μs (micro seconds) to about 10 minutes.
The oxide is a PSG (P doped silicon glass) or a USG (undoped silicon glass) film deposited by high-density plasma CVD (HDPCVD). The P (phosphorus) concentration in the PSG film is in a range from about 0 wt % to about 5 wt %.
Based on the data of
The embodiments of methods and structures disclosed herein provide mechanisms of performing doping an inter-level dielectric film, ILD0, surrounding the gate structures with a dopant to reduce its etch rates during the processes of removing a dummy gate electrode layer and/or gate dielectric layer for replacement gate technologies. The ILD0 film may be doped with a plasma doping process (PLAD) or an ion beam process. Post doping anneal is optional.
In some embodiments, a method of doping an inter-level dielectric (ILD) layer surrounding a gate structure on a substrate to improve yield of the substrate is provided. The method includes removing excess inter-level dielectric of the ILD layer above the gate structure. The gate structure includes a dummy gate electrode layer, and the removal of the excess ILD exposes the dummy gate electrode layer. The method also includes doping a surface layer on the substrate with dopants, and the doped surface layer includes a doped ILD surface layer of the ILD layer. The method further includes removing the exposed dummy gate electrode layer, and the doped ILD surface layer reduces the loss of the ILD layer during the removal of the exposed dummy gate electrode.
In some other embodiments, a method of doping an inter-level dielectric (ILD) layer surrounding a gate structure on a substrate to improve yield of the substrate is provided. The method includes removing excess inter-level dielectric of the ILD layer above the gate structure. The gate structure includes a dummy gate electrode layer and a dummy gate dielectric layer under the dummy gate electrode layer, and the removal of the excess ILD exposes the dummy gate electrode layer. The method also includes doping a surface layer on the substrate with dopants, and the doped surface layer includes a doped ILD surface layer of the ILD layer. The method further includes removing the exposed dummy gate electrode layer and the dummy gate dielectric layer underneath. The doped ILD surface layer reduces the loss of the ILD layer during the removal of the exposed dummy gate electrode and the dummy gate dielectric layer.
In some other embodiments, a device structure on a substrate is provided. The device structure includes a gate structure on the substrate, and spacers surrounding the gate structure. The gate structure also includes an inter-level dielectric (ILD) layer surrounding the spacers and the gate structure. A surface layer of the ILD layer is doped with dopants, and the dopants reduce the loss of the ILD layer during a gate replacement process.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
5581202 | Yano et al. | Dec 1996 | A |
5767732 | Lee et al. | Jun 1998 | A |
5949986 | Riley et al. | Sep 1999 | A |
5963789 | Tsuchiaki | Oct 1999 | A |
6121786 | Yamagami et al. | Sep 2000 | A |
6503794 | Watanabe et al. | Jan 2003 | B1 |
6613634 | Ootsuka et al. | Sep 2003 | B2 |
6622738 | Scovell | Sep 2003 | B2 |
6642090 | Fried et al. | Nov 2003 | B1 |
6706571 | Yu et al. | Mar 2004 | B1 |
6713365 | Lin et al. | Mar 2004 | B2 |
6727557 | Takao | Apr 2004 | B2 |
6743673 | Watanabe et al. | Jun 2004 | B2 |
6762448 | Lin et al. | Jul 2004 | B1 |
6791155 | Lo et al. | Sep 2004 | B1 |
6828646 | Marty et al. | Dec 2004 | B2 |
6830994 | Mitsuki et al. | Dec 2004 | B2 |
6858478 | Chau et al. | Feb 2005 | B2 |
6872647 | Yu et al. | Mar 2005 | B1 |
6940747 | Sharma et al. | Sep 2005 | B1 |
6949768 | Anderson et al. | Sep 2005 | B1 |
6964832 | Moniwa et al. | Nov 2005 | B2 |
7009273 | Inoh et al. | Mar 2006 | B2 |
7018901 | Thean et al. | Mar 2006 | B1 |
7026232 | Koontz et al. | Apr 2006 | B1 |
7067400 | Bedell et al. | Jun 2006 | B2 |
7078312 | Sutanto et al. | Jul 2006 | B1 |
7084079 | Conti et al. | Aug 2006 | B2 |
7084506 | Takao | Aug 2006 | B2 |
7112495 | Ko et al. | Sep 2006 | B2 |
7153744 | Chen et al. | Dec 2006 | B2 |
7157351 | Cheng et al. | Jan 2007 | B2 |
7190050 | King et al. | Mar 2007 | B2 |
7193399 | Aikawa | Mar 2007 | B2 |
7247887 | King et al. | Jul 2007 | B2 |
7265008 | King et al. | Sep 2007 | B2 |
7265418 | Yun et al. | Sep 2007 | B2 |
7299005 | Oh et al. | Nov 2007 | B1 |
7300837 | Chen et al. | Nov 2007 | B2 |
7323375 | Yoon et al. | Jan 2008 | B2 |
7351622 | Buh et al. | Apr 2008 | B2 |
7358166 | Agnello et al. | Apr 2008 | B2 |
7361563 | Shin et al. | Apr 2008 | B2 |
7374986 | Kim et al. | May 2008 | B2 |
7394116 | Kim et al. | Jul 2008 | B2 |
7396710 | Okuno | Jul 2008 | B2 |
7407847 | Doyle et al. | Aug 2008 | B2 |
7410844 | Li et al. | Aug 2008 | B2 |
7425740 | Liu et al. | Sep 2008 | B2 |
7442967 | Ko et al. | Oct 2008 | B2 |
7456087 | Cheng | Nov 2008 | B2 |
7494862 | Doyle et al. | Feb 2009 | B2 |
7508031 | Liu et al. | Mar 2009 | B2 |
7528465 | King et al. | May 2009 | B2 |
7534689 | Pal et al. | May 2009 | B2 |
7538387 | Tsai | May 2009 | B2 |
7538391 | Chidambarrao et al. | May 2009 | B2 |
7550332 | Yang | Jun 2009 | B2 |
7598145 | Damlencourt et al. | Oct 2009 | B2 |
7605449 | Liu et al. | Oct 2009 | B2 |
7685911 | Jang et al. | Mar 2010 | B2 |
7759228 | Sugiyama et al. | Jul 2010 | B2 |
7795097 | Pas | Sep 2010 | B2 |
7798332 | Brunet | Sep 2010 | B1 |
7820513 | Hareland et al. | Oct 2010 | B2 |
7851865 | Anderson et al. | Dec 2010 | B2 |
7868317 | Yu et al. | Jan 2011 | B2 |
7898041 | Radosavljevic et al. | Mar 2011 | B2 |
7923321 | Lai et al. | Apr 2011 | B2 |
7923339 | Meunier-Beillard et al. | Apr 2011 | B2 |
7960791 | Anderson et al. | Jun 2011 | B2 |
7985633 | Cai et al. | Jul 2011 | B2 |
7989846 | Furuta | Aug 2011 | B2 |
7989855 | Narihiro | Aug 2011 | B2 |
8003466 | Shi et al. | Aug 2011 | B2 |
8043920 | Chan et al. | Oct 2011 | B2 |
8076189 | Grant | Dec 2011 | B2 |
8101475 | Oh et al. | Jan 2012 | B2 |
20020144230 | Rittman | Oct 2002 | A1 |
20030080361 | Murthy et al. | May 2003 | A1 |
20030109086 | Arao | Jun 2003 | A1 |
20030145299 | Fried et al. | Jul 2003 | A1 |
20030234422 | Wang et al. | Dec 2003 | A1 |
20040048424 | Wu et al. | Mar 2004 | A1 |
20040075121 | Yu et al. | Apr 2004 | A1 |
20040129998 | Inoh et al. | Jul 2004 | A1 |
20040192067 | Ghyselen et al. | Sep 2004 | A1 |
20040219722 | Pham et al. | Nov 2004 | A1 |
20040259315 | Sakaguchi et al. | Dec 2004 | A1 |
20050020020 | Collaert et al. | Jan 2005 | A1 |
20050051865 | Lee et al. | Mar 2005 | A1 |
20050082616 | Chen et al. | Apr 2005 | A1 |
20050153490 | Yoon et al. | Jul 2005 | A1 |
20050170593 | Kang et al. | Aug 2005 | A1 |
20050212080 | Wu et al. | Sep 2005 | A1 |
20050221591 | Bedell et al. | Oct 2005 | A1 |
20050224800 | Lindert et al. | Oct 2005 | A1 |
20050233598 | Jung et al. | Oct 2005 | A1 |
20050266698 | Cooney et al. | Dec 2005 | A1 |
20050280102 | Oh et al. | Dec 2005 | A1 |
20060038230 | Ueno et al. | Feb 2006 | A1 |
20060068553 | Thean et al. | Mar 2006 | A1 |
20060091481 | Li et al. | May 2006 | A1 |
20060091482 | Kim et al. | May 2006 | A1 |
20060091937 | Do | May 2006 | A1 |
20060105557 | Klee et al. | May 2006 | A1 |
20060128071 | Rankin et al. | Jun 2006 | A1 |
20060138572 | Arikado et al. | Jun 2006 | A1 |
20060151808 | Chen et al. | Jul 2006 | A1 |
20060153995 | Narwankar et al. | Jul 2006 | A1 |
20060166475 | Mantl | Jul 2006 | A1 |
20060214212 | Horita et al. | Sep 2006 | A1 |
20060258156 | Kittl | Nov 2006 | A1 |
20070001173 | Brask et al. | Jan 2007 | A1 |
20070004218 | Lee et al. | Jan 2007 | A1 |
20070015334 | Kittl et al. | Jan 2007 | A1 |
20070020827 | Buh et al. | Jan 2007 | A1 |
20070024349 | Tsukude | Feb 2007 | A1 |
20070026115 | Goktepeli et al. | Feb 2007 | A1 |
20070029576 | Nowak et al. | Feb 2007 | A1 |
20070048907 | Lee et al. | Mar 2007 | A1 |
20070063276 | Beintner | Mar 2007 | A1 |
20070076477 | Hwang et al. | Apr 2007 | A1 |
20070093010 | Mathew et al. | Apr 2007 | A1 |
20070093036 | Cheng et al. | Apr 2007 | A1 |
20070096148 | Hoentschel et al. | May 2007 | A1 |
20070120156 | Liu et al. | May 2007 | A1 |
20070122953 | Liu et al. | May 2007 | A1 |
20070122954 | Liu et al. | May 2007 | A1 |
20070128782 | Liu et al. | Jun 2007 | A1 |
20070132053 | King et al. | Jun 2007 | A1 |
20070145487 | Kavalieros et al. | Jun 2007 | A1 |
20070152276 | Arnold et al. | Jul 2007 | A1 |
20070166929 | Matsumoto et al. | Jul 2007 | A1 |
20070178637 | Jung et al. | Aug 2007 | A1 |
20070221956 | Inaba | Sep 2007 | A1 |
20070236278 | Hur et al. | Oct 2007 | A1 |
20070241414 | Narihiro | Oct 2007 | A1 |
20070247906 | Watanabe et al. | Oct 2007 | A1 |
20070254440 | Daval | Nov 2007 | A1 |
20080001171 | Tezuka et al. | Jan 2008 | A1 |
20080036001 | Yun et al. | Feb 2008 | A1 |
20080042209 | Tan et al. | Feb 2008 | A1 |
20080050882 | Bevan et al. | Feb 2008 | A1 |
20080085580 | Doyle et al. | Apr 2008 | A1 |
20080085590 | Yao et al. | Apr 2008 | A1 |
20080095954 | Gabelnick et al. | Apr 2008 | A1 |
20080102586 | Park | May 2008 | A1 |
20080124878 | Cook et al. | May 2008 | A1 |
20080227241 | Nakabayashi et al. | Sep 2008 | A1 |
20080265344 | Mehrad et al. | Oct 2008 | A1 |
20080290470 | King et al. | Nov 2008 | A1 |
20080296632 | Moroz et al. | Dec 2008 | A1 |
20080318392 | Hung et al. | Dec 2008 | A1 |
20090026540 | Sasaki et al. | Jan 2009 | A1 |
20090039388 | Teo et al. | Feb 2009 | A1 |
20090066763 | Fujii et al. | Mar 2009 | A1 |
20090155969 | Chakravarti et al. | Jun 2009 | A1 |
20090166625 | Ting et al. | Jul 2009 | A1 |
20090181477 | King et al. | Jul 2009 | A1 |
20090200612 | Koldiaev | Aug 2009 | A1 |
20090239347 | Ting et al. | Sep 2009 | A1 |
20090309162 | Baumgartner et al. | Dec 2009 | A1 |
20090321836 | Wei et al. | Dec 2009 | A1 |
20100155790 | Lin et al. | Jun 2010 | A1 |
20100163926 | Hudait et al. | Jul 2010 | A1 |
20100183961 | Shieh et al. | Jul 2010 | A1 |
20100187613 | Colombo et al. | Jul 2010 | A1 |
20100207211 | Sasaki et al. | Aug 2010 | A1 |
20100308379 | Kuan et al. | Dec 2010 | A1 |
20110018065 | Curatola et al. | Jan 2011 | A1 |
20110108920 | Basker et al. | May 2011 | A1 |
20110129990 | Mandrekar et al. | Jun 2011 | A1 |
20110195555 | Tsai et al. | Aug 2011 | A1 |
20110195570 | Lin et al. | Aug 2011 | A1 |
20110256682 | Yu et al. | Oct 2011 | A1 |
20120086053 | Tseng et al. | Apr 2012 | A1 |
Number | Date | Country |
---|---|---|
1945829 | Apr 2004 | CN |
101179046 | May 2005 | CN |
1011459116 | Jun 2009 | CN |
2007-194336 | Aug 2007 | JP |
10-2005-0119424 | Dec 2005 | KR |
1020070064231 | Jun 2007 | KR |
497253 | Aug 2002 | TW |
WO2007115585 | Oct 2007 | WO |
Entry |
---|
Shikida, Mitsuhiro et al., “Comparison of Anisotropic Etching Properties Between KOH and TMAH Solutions”, Depto. of Micro System Engineering, Nagoya University, Chikusa, Nagoya, 464-8603, Japan, IEEE Jun. 30, 2010, pp. 315-320. |
Lenoble, Damien, “Plasma Doping as an Alternative Route for Ultra Shallow Junction Integration to Standard CMOS Technologies”, STMicroelectronics, Crolles Cedex, France, Semiconductor Fabtech, 16th Edition, pp. 1-5. |
Chui, King-Jien et al., “Source/Drain Germanium Condensation for P-Channel Strained Ultra-Thin Body Transistors”, Silicon Nano Device Lab, Dept. of Electrical and Computer Engineering, National University of Singapore, IEEE 2005. |
Quirk et al., Semiconductor Manufacturing Technology, Oct. 2001, Prentice Hall, Chapter 16. |
McVittie, James P., et al., “SPEEDIE: A Profile Simulator for Etching and Deposition”, Proc. SPIE 1392, 126 (1991). |
90 nm Technology. retrieved from the internet <URL:http://tsmc.com/english/dedicatedFoundry/technology/90nm.htm. |
Merriam Webster definition of substantially retrieved from the internet <URL:http://www.merriam-webster.com/dictionary/substantial>. |
Smith, Casey Eben, Advanced Technology for Source Drain Resistance, Diss. University of North Texas, 2008. |
Liow, Tsung-Yang et al., “Strained N-Channel FinFETs Featuring in Situ Doped Silicon-Carbon Si1-YCy Source Drain Stressors with High Carbon Content”, IEEE Transactions on Electron Devices 55.9 (2008): 2475-483. |
Office Action dated Mar. 28, 2012 from corresponding application No. CN 201010228334.6. |
Notice of Decision on Patent dated Mar. 12, 2012 from corresponding application No. 10-2010-0072103. |
OA dated Mar. 27, 2012 from corresponding application No. KR10-2010-0094454. |
OA dated Mar. 29, 2012 from corresponding application No. KR10-2010-0090264. |
Anathan, Hari, et al., “FinFet SRAM—Device and Circuit Design Considerations”, Quality Electronic Design, 2004, Proceedings 5th International Symposium (2004); pp. 511-516. |
Jha, Niraj, Low-Power FinFET Circuit Design, Dept. of Electrical Engineering, Princeton University n.d. |
Kedzierski, J., et al., “Extension and Source/Drain Design for High-Performance FinFET Devices”, IEEE Transactions on Electron Devices, vol. 50, No. 4, Apr. 2003, pp. 952-958. |
Liow, Tsung-Yang et al., “Strained N-Channel FinFETs with 25 nm Gate Length and Silicon-Carbon Source/Drain Regions for Performance Enhancement”, VLSI Technology, 2006, Digest of Technical Papers, 2006 Symposium on VLSI Technology 2006; pp. 56-57. |
Office Action dated May 2, 2012 from corresponding application No. CN 201010196345.0. |
Office Action dated May 4, 2012 from corresponding application No. CN 201010243667.6. |
Office Action dated Jun. 20, 2012 from corresponding application No. CN201010263807.6. |
Number | Date | Country | |
---|---|---|---|
20120248550 A1 | Oct 2012 | US |