1. Technical Field
The present disclosure generally relates to the field of semiconductor manufacturing, and, more particularly, to plasma treatment of various insulating materials on a semiconductor device.
2. Description of the Related Art
The manufacturing of semiconductor devices may involve many process steps. For example, semiconductor fabrication typically involves processes such as deposition processes, etching processes, thermal growth processes, various heat treatment processes, ion implantation, photolithography, etc. Such processes may be performed in any of a variety of different combinations to produce semiconductor devices that are useful in a wide variety of applications.
In general, there is a constant drive within the semiconductor industry to increase the operating speed and efficiency of various integrated circuit devices, e.g., microprocessors, memory devices, and the like. This drive is fueled by consumer demands for computers and electronic devices that operate at increasingly greater speeds and efficiency. This demand for increased speed and efficiency has resulted in a continual reduction in the size of semiconductor devices, e.g., transistors, capacitors, etc., as well as an increase in the packing density of such devices on an integrated circuit device. That is, many components of a typical field effect transistor (FET), e.g., channel length, junction depths, gate insulation thickness, and the like, are reduced. For example, all other things being equal, the smaller the channel length of the transistor or the thinner the gate insulation layer, the faster the transistor will operate. Thus, there is a constant drive to reduce the size, or scale, of the components of a typical transistor to increase the overall speed of the transistor, as well as integrated circuit devices incorporating such transistors. Manufacturing integrated circuit devices is a very complex and competitive business. Customers frequently demand that successive products, or versions thereof, have increased performance capabilities relative to prior products or versions.
Conductive structures, such as conductive lines and vias, are provided in modern integrated circuit devices to conductively interconnect various semiconductor devices, e.g., transistors, resistors, capacitors, etc., to form an integrated circuit that is useful for a particular purpose. Typically, such conductive structures are formed in multiple layers or levels of insulating material that are positioned above the semiconductor devices, which are formed in and on a layer of semiconducting material, e.g., silicon. The exact wiring pattern established using such a conductive interconnection may vary depending upon the particular application.
In forming such conductive structures, one or more etching processes are performed to form an opening in the insulating material that will ultimately be filled with a conductive material, such as a metal, e.g., aluminum, copper, etc. After the opening is initially formed, one or more subsequent cleaning processes may be performed in an attempt to remove any undesirable materials from the bottom of the opening prior to forming the conductive structure in the opening. For example, one or more etching processes may be performed in an attempt to remove residual polymer materials resulting from the etching process that was performed to define the initial opening, or any oxide material that may have formed at the bottom of the opening. Such “clean-up” etching processes are performed in an attempt to ensure that a good conductive connection can be established between the conductive structure to be formed in the opening and an underlying structure, e.g., a semiconductor device formed in a semiconducting material, a previously formed conductive line or structure that is formed in an underlying insulating material, etc. However, during such clean-up etching processes, the size, e.g., critical dimension, of the original opening may be undesirably increased beyond that of its desired or target size. Such lack of dimensional control of the size of openings for conductive structures to be formed in an insulating material may be problematic for several reasons. For example, due to the loss of dimensional control during such clean-up etching processes, the resulting conductive structures formed therein have an increased size, which may result in problems, such as potential electrical shorts between such conductive structures.
The invention may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
Although various regions and structures shown in the drawings are depicted as having very precise, sharp configurations and profiles, those skilled in the art recognize that, in reality, these regions and structures are not as precise as indicated in the drawings. Additionally, the relative sizes of the various features and doped regions depicted in the drawings may be exaggerated or reduced as compared to the size of those features or regions on fabricated devices. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the subject matter disclosed herein.
As will be recognized by those skilled in the art after a complete reading of the present application, the subject matter disclosed herein may be employed in connection with the formation of conductive structures for a variety of semiconductor devices, e.g., transistors, capacitors, resistors, diodes, etc., and it may be employed in connection with the formation of a variety of different types of integrated circuit devices, e.g., memory devices, microprocessors, application specific integrated circuits (ASICs), etc. Additionally, the methodologies and structures disclosed herein may be implemented in connection with the formation of conductive structures at any level of an integrated circuit device, e.g., at the level where such conductive structures actually contact a device formed in the substrate, or structures where the conductive structures are positioned within one or more levels of insulating material formed above the substrate.
As shown in
The illustrative transistor 10 comprises a gate electrode 12, a gate insulation layer 14, source/drain regions 16, an isolation structure 18 and a sidewall spacer 20. The materials of construction of such a device 10 as well as the techniques employed in manufacturing such a device 10 are well known to those skilled in the art and thus will not be repeated herein.
As shown in
Next, as shown in
Next, as shown in
Next, as shown in
The operational parameters for the plasma process 28 may vary depending upon the particular application. For example, in the case where the insulating material 22 is comprised of PSG, the plasma process 28 may be performed using ammonium (NH3) as the source of nitrogen, at a pressure ranging from approximately 3-7 Torr, a power level of approximately 700-900 watts, and at a temperature ranging from approximately 550-650° C. In one illustrative example, the plasma process may be performed for a duration of approximately 60 seconds. Again, such illustrative parameters of the plasma process 28 are provided by way of example only as these parameters, and others, may vary depending upon the particular application. A variety of other process gases may be employed as the source of nitrogen for the plasma process 28, e.g., nitrogen, etc. The plasma process 28 may be performed in any of a variety of deposition or etching tools wherein plasmas may be generated under the appropriate process conditions, and the appropriate process gases may be introduced during the plasma process 28. The plasma process 28 may also be a decoupled plasma nitridization (DPN) process. In some cases, the plasma process may be performed such that the nitrogen penetrates throughout the thickness of the insulating material 22. The depth of the nitrogen penetration may be controlled by decreasing the temperature and/or time of the plasma process 28.
The thickness 32 of the nitrogen-containing region 30 may vary depending upon the particular application. In some cases, the thickness 32 may range from approximately 50-700 Å. The thickness 32 of the nitrogen-containing region 30 may not be uniform over the entirety of the insulating material 22. For example, the region 30 may have a greater thickness in areas where there are substantially flat surfaces of the insulating material 22 as compared to the thickness of the region 30 on the sidewalls 31 of the opening 26. The parameters of the plasma process 28 may be adjusted to ensure that the nitrogen-containing region 30 is formed on all desired surfaces to desired thickness levels. In one illustrative example, the nitrogen concentration of the region 30 may range from approximately 8×1021-2×1022 ions/cm. In one particular example, the outer surface 30S of the nitrogen-containing region 30 may have a nitrogen concentration of approximately 1-2×1022 ions/cm3. The concentration of nitrogen within the region 30 decreases with increasing depth from the outer surface 30S.
After the plasma process 28 is performed to introduce nitrogen into portions of the insulating material 22 and thereby convert portions of the insulating material 22 into the nitrogen-containing region 30, the device 10 may be subjected to additional processing to complete the formation of a conductive structure (not shown in
The presence of the nitrogen-containing region 30 during the clean-up etch process 38 helps to maintain dimensional integrity, i.e., the critical dimension, of the opening 26. That is, the formation of the nitrogen-containing region 30 effectively decreases the etchability of the insulating material 22 within the area of the opening 26. The formation of the nitrogen-containing region 30 acts, in effect, to reduce the etchability of the insulating material 22 such that there is less disparity between the etch rates of the undesirable material 34 and the opening 26. Thus, the etching process 38 may be performed for a sufficient duration and with a sufficiently aggressive etchant material such that the undesirable materials 34, 35 may be removed, while the nitrogen-containing region 30 tends to reduce the adverse impacts such an etching process would have on the dimensions of the opening 26 if the region 30 was not present.
After the etching process 38 is performed, conductive structures 40 may be formed in the openings 26 within the area defined by the region 30, as indicated in
The conductive structures 40 may be comprised of any type of conductive material, e.g., a metal, copper, tungsten, etc., and it may be formed by a variety of known techniques. In the illustrative example depicted herein, one or more barrier layers (not shown) and/or adhesion layers (not shown) may be formed in the opening 26 as part of the process of forming the conductive structures 40. Thereafter, a conductive material may be blanket-deposited above the insulating material 22 and in the opening 26 using traditional deposition processes and techniques, e.g., CVD, plating processes, etc. Thereafter, a planarization process, such as a chemical mechanical polishing (CMP) process or an etching process, may be performed to remove the excess conductive material that is positioned outside of the openings 26, in accordance with known processing techniques.