Mike Johnson, "Superscalar Microprocessor Design", (Prentice-Hall series in innovative technology), .COPYRGT.1991. (Copy of book has been place in USPTO Library). |
R.M. Tomasulo, "An Efficient Algorithm for Exploiting Multiple Arithmetic Units", Part 2 Regions of Computer Space, Section 3 Concurrency: Single-Processor System, IBM Journal, vol. 11, Jan. 1967, pp.293-305. |
U.S. Patent Application Serial No. 08/145,902 filed Oct. 29, 1993 entitled "Speculative Instruction Queue and Method Therefor Particularly Suitable for Variable Byte-Length Instructions"---David B. Witt, Attorney Docket No. M-2279 US. |
U.S. Patent Application Serial No. 08/145,905 filed Oct. 29, 1993 entitled "Pre-Decoded Instruction Cache and Method Therefor Particularly Suitable for Variable Byte-Length Instructions"---David B. Witt and Michael D. Goddard, Attorney Docket M-2278 US. |
U.S. Patent Application Serial No. 08/146,383 filed Oct. 29, 1993 entitled "Superscalar Instruction Decoder"---David B. Witt and Michael D. Goddard, Attorney Docket No. 2280 US. |
D.W. Anderson, F.J. Sparacio, F.M. Tomasulo, "The IBM System/360 Model 91", Machine Philosophy and Instruction-handling, Chapter 18, Part 2 Regions of Computer Space, Section 3 Concurrency: Single-Processor System, IBM Journal, vol. 11, Jan. 1967, pp. 276-292. |
U.S. Patent Application Serial No. 07/929770 filed Apr. 12, l992 entitled "Instruction Decoder and Superscalar Processor Utilizing Same"---David B. Witt and William M. Johnson. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium", Microprocessor Report, vol. 8, No. 14, Oct. 24, l994, pp. 1,6-11. |
Brian Case, "AMD Unveils First Superscalar 29K Core", Microprocessor Report, vol. 8, No. 14, Oct. 24, l994, pp. 23-26. |
Gurindar S. Sohi, "Instruction Issue Logic for High-Performance, Interrruptible, Multiply Functional Unit, Pipelined Computers", IEEE Transaction on Computers, vol. 39, No. 3, .COPYRGT.1990, pp. 349-359. |
Bruce D. Lightner and Gene Hill, "The Metaflow Lightning Chipset", IEEE Proceedings ConpCom Spring '91, Feb. 1991, pp. 13-18. |
R.M. Tomasulo, "An Efficient Algorithm for Exploiting Multiple Arithmetic Units", IBM Journal, Jan. 1967, vol. 11, pp. 25-32. |
IBM Technical Disclosure Bulletin, "High Speed Buffer with Dual Directories", vol. 26, No. 12, May 1984, pp. 6264-6265. |
IBM Technical Disclosure Bulletin, "System/370 Emulator Assist Processor for a Reduced Instruction Set Computer", vol. 30, No. 10, Mar. 1988, pp. 308-309. |
Shreekant S. Thakkar and William E. Hostmann, "An Instruction Pitch Unit for a Graph Reduction Machine", IEEE, 1986, pp. 82-91. |
Toyohiko Yoshida, et al., "The Approach to Multiple Instruction Execution in the GMICRO/400 Processor", .COPYRGT.1991, pp. 185-195. |
Val Popescu, "The Metaflow Architecture", IEEE Micro, Jun. 1991, pp. 10-13 and 63-73. |
IBM Technical Disclosure Bulletin, "Variable-Performance Processors", vol. 17, No. 12, May 1975, pp. 3708-3710. |
Tom R. Halfhill, "AMD K6 Takes on Intel P6", BYTE magazine, Jan. 1996, pp. 67-68,70, and 72. |