Claims
- 1. An array of sub-micron dimensioned PNP-type lateral transistors formed in a substrate doped N-type, each comprising in combination:
- spaced apart slots in the substrate through selected sides of which N+-type doping is received into the adjacent substrate and driven in followed by P or P+ doping driven in through opposed sides;
- said spaced apart slots comprising spaced apart pairs of slots orthogonally related to further pairs of slots with each pair of slots and each further pair of slots bounding a portion of the substrate comprising a region between said opposed sides;
- said slots filled with field oxide and surrounding each said region where a transistor will be formed;
- said P+ doping on the inner sides of said spaced apart slots within said regions comprising an emitter and a collector electrode area;
- said N+ doping and the N substrate in said region between the P+ doping comprising a graded base electrode area;
- electrical contacts on each P+ electrode area and on the graded N+N electrode area; and,
- each contact measuring down to 0.1 micron across.
- 2. The transistor of claim 1, wherein:
- said region is substantially rectangular having a length of 5d and a width of 3d wherein d is 0.4 to 1 micrometer.
- 3. The transistor of claim 1 wherein said region is isolated by substrate oxidation from the substrate.
- 4. A sub-micron dimensioned PNP-type lateral transistor formed in a N-type substrate, comprising in combination:
- a transistor region isolated from the substrate by substrate oxide filling orthogonally related slots around the region and completely underlying the region;
- said region comprising an emitter P electrode, a graded base N+N electrode, and a collector P electrode;
- said region doped from a first side through a first slot prior to filling said slot with oxide by N+ doping driven in followed by P doping driven in;
- said region doped from a side opposite said first side by P doping driven in; and,
- an electrical contact on each P electrode and on the graded base N+N electrode measuring down to 0.1 micron across each contact.
- 5. The transistor of claim 4, wherein:
- the N+ doping is supplied by one of phosphorus and arsenic ions angle implanted relative to said first side and the P doping is supplied by boron angle implanted through said first side and said opposite side.
CROSS REFERENCE
This application is a continuation-in-part of Ser. No. 06/279,482 filed July 1, 1981, now abandoned by the same inventor
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4519849 |
Korsh et al. |
May 1985 |
|
4641170 |
Ogura et al. |
Feb 1987 |
|
Non-Patent Literature Citations (1)
Entry |
S. A. Evans et al., "A 1-Micron Bipolar VLSI Technology", IEEE Transactions on Electron Devices, vol. ED-27 (Aug. 1980), pp. 1373-1379. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
279482 |
Jul 1981 |
|