Claims
- 1. Device comprising:
- a silicon substrate
- a plurality of layers covering the substrate, at least one of which is a patterned polysilicon layer resulting in a steep sidewall portion,
- a polysilicon fillet in the corner formed by the steep sidewall and the layer supporting it, said fillet and said polysilicon layer forming an interface, said fillet having a rounded surface, and
- at least one additional layer covering the polysilicon layer and the polysilicon fillet.
- 2. Device comprising:
- a silicon substrate,
- a dielectric layer covering at least portions of the substrate,
- a polysilicon conductor formed on the dielectric layer, said polysilicon conductor having at least one essentially vertical sidewall,
- a polysilicon fillet having a rounded surface and an interface with said conductor in the corner formed by the esentially vertical sidewall and the underlying dielectric layer.
- 3. Device of claim 2 including an additional dielectric layer covering the first recited dielectric layer and the polysilicon fillet.
- 4. Device of claim 3 in which the dielectric layers comprise silicon dioxide.
- 5. A device as recited in claim 1 in which one of said plurality of layers comprises at least one member selected from the group consisting of refractory metals and refractory metal silicides.
- 6. A device as recited in claim 1 in which at least two layers of said plurality are patterned to form steep sidewalls.
- 7. A device as recited in claim 6 in which said at least two layers comprise polysilicon and a dielectric.
- 8. A device as recited in claim 7 in which said dielectric comprises silicon dioxide.
Parent Case Info
This application is a continuation, of application Ser. No. 661,776, filed Oct. 17, 1984 abandoned,
US Referenced Citations (11)
Non-Patent Literature Citations (3)
Entry |
F. Barson, "Modified Polysilicon Emitter Process", IBM Technical Disclosure Bulletin, vol. 22 (1980) pp. 4052-4053. |
P. J. Tsang, "Method of Forming Poly-si Pattern with Tapered Edge", IBM Technical Disclosure Bulletin, vol. 19 (1976) pp. 2047-2048. |
W. R. Hunter et al, "A New Edge-Defined Approach For Submicrometer MOSFET Fabrication", IEEE Electron Device Letters, vol. EDL-2, No. 1 (Jan., 1981) pp. 4-6. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
661776 |
Oct 1984 |
|