1. Field of the Invention
The present invention generally relates to design structures for fabricating trench capacitors and, more particularly, to design structures for trench capacitor fabrication which is free of requirements for process commonality and thus applicable to decoupling functions, particularly for application specific integrated circuits (ASICs).
2. Description of the Prior Art
Use of capacitors in integrated circuits has led to the design of many different configurations of the plates and dielectric thereof in an effort to better match the electrical and mechanical characteristics to the requirements imposed by the overall integrated circuit design. In particular, compared to large arrays of small capacitors in memories, decoupling applications to prevent variations in voltage caused by current load at one part of a circuit such as an integrated circuit from propagating to another part of the circuit require capacitors of relatively large size and capacitance value in relatively small numbers, often individually in specific locations on a chip which is generally densely integrated with other types of structures.
It is recognized in semiconductor manufacture that the formation of many types of structures may be affected by local conditions at the reaction interface. For this reason, it has often been the practice for reliably forming structures in small numbers, to form additional or “dummy” structures surrounding or interspersed with the structures of interest. Formation of such additional structures beyond those required not only improves reliability of formation of the intended structures but may also provide a degree of redundancy for substitution for and structures having marginal properties. However, doing so for larger structures to meet minimum pattern density constraints consumes correspondingly more chip space.
Additionally, process cost and compatibility are unavoidable concerns in integrated circuit manufacture and often require trade-offs or impose constraints on technologies which can be utilized as well as device complexity such as collars, multiple polysilicon fill deposits for deep trench capacitors and complexity of contact formation. For example, MOS transistors are often the technology of choice for application specific integrated circuits (ASICs) but have required MOS capacitors for decoupling even though MOS capacitors exhibit significant leakage while development of large capacitances is difficult and consumes large chip space. Further, known methods of fabricating decoupling capacitors has required formation of the capacitors prior to defining the active area(s) of the chip, generally with recessed isolation or shallow trench isolation (STI) formation requiring a hard mask and is thus incompatible with the soft mask process of choice.
It is therefore an object of the present invention to provide a trench capacitor which can be formed without constraints on dimensions and substantially free of minimum pattern density constraints, having a geometry to which connections may readily be made and having substantially complete process compatibility and imposing little, if any, additional process cost.
It is another object of the invention to provide a decoupling capacitor structure suitable for integrated circuits and (ASICs in particular) of simplified structure and simplified process flow.
Because of the complexity of integrated circuits employing trench capacitors according to the present invention, it is practical to employ a sequence of electronic design automation tools, collectively referred to as a design flow, to automate the design, manufacture, and/or test of integrated circuits employing trench capacitors according to the present invention, as opposed to using a manual design process. The design structure of the present invention, however, is not limited to any specific design flow.
In order to accomplish these and other objects of the invention, a design structure for fabricating an integrated circuit including a decoupling capacitor is provided comprising steps of defining active areas of a chip, opening a mask at a location corresponding to at least one active area, forming a trench at the one active area, forming a plate, capacitor dielectric and node in said trench, and forming connections to the plate and the node.
In accordance with another aspect of the invention, a trench capacitor is provided comprising a trench formed in an active area between isolation regions, a contact region coextensive with an active area between isolation structures, a plate structure comprising a diffused dopant in walls of the trench, a dielectric layer within said trench, and a semiconductor material filling the trench within the dielectric layer.
The present invention thus provides a design structure embodied in a machine readable medium for designing, manufacturing, and testing a trench capacitor comprising a trench formed in an active area between isolation regions, a contact region coextensive with an active area between isolation structures, a plate structure comprising a diffused dopant in walls of said trench, and a dielectric layer within said trench, and a semiconductor material filling said trench within said dielectric layer. The diffused dopant may be arsenic. The trench capacitor may or may not further include an implanted region forming a connection to said plate structure and may or may not further comprise a metal contact formed on said contact region and/or a silicide region formed in said contact region.
The design processed using the design structure of the present invention may comprise a netlist which describes the trench capacitor. The design may reside on a storage medium as a data format used for the exchange of layout data of integrated circuits. Furthermore, the design may include test data files, characterization data, verification data, and/or design specifications.
The foregoing and other objects, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:
Referring now to the drawings, and more particularly to
Thus
It should be noted that other process steps illustrated in
It is also to be noted that the capacitors of the invention are a simplified structure which is somewhat similar to known deep trench capacitor structures in some respects but with no particular depth requirement and which can be formed without collar structures and a single polysilicon fill deposition process and which provide for contacts and wiring to be readily formed, even at the so-called first metal or M1 level of the integrated circuit. The contacts can be formed having the same footprint as the trench itself while not requiring features of the capacitor to consume additional chip space to obtain such a contact area for low resistance. The capacitors in accordance with the invention do not have any requirement for the use of the same grounds rules and critical dimensions of any other structure to be formed on the chip since no collar or other complex structure need be formed while the capacitor can be formed with standard spacing of other elements on the chip such as eDRAM spacing between deep trenches.
Then, as shown in
As illustrated in
It should be noted that a wider dimension of the hard mask openings is generally preferred to enhance the etching process as the trenches are etched more deeply into substrate 110 since so-called anisotropic etches are not ideally so as indicated by the shallow and largely self-limiting taper of the trenches illustrated at 520. Larger openings also facilitate contact and wiring formation and it may be desirable to perform the trench etching process such that a desired degree of tapering results, particularly such that the area of the top of the trench and which will be available for contacts and wiring will be coextensive with an entire active area between isolation structures.
Following the trench etch, the remaining BSG hard mask is selectively stripped, leaving about 1150 Å of pad nitride 130 in place over the STI structures 120 as shown in
Specifically, as shown in
As shown in
In the interest of completeness, simple processes for contact formation are shown in
The contact and wiring are formed following standard logic processing, some of which usually can be performed in common with trench decoupling capacitor formation described above. It is preferred to deposit and pattern a so-called middle-of-the-line dielectric 1720 to form openings corresponding to the nodes which are then filled with metal such as tungsten to form studs 1730. Connections 1730′ to the capacitor plate are formed in a similar manner while connections between capacitor plates may be formed by patterned implants. Connections 1750 to and between nodes may be made using layers of metal such as copper.
Design process 1810 may include using a variety of inputs; for example, inputs from library elements 1830 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 1840, characterization data 1850, verification data 1860, design rules 1870, and test data files 1885 (which may include test patterns and other testing information). Design process 1810 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 1810 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.
Design process 1810 preferably translates an embodiment of the invention as shown in
In view of the foregoing, it is seen that the trench capacitor in accordance with the invention provides a large capacitance with a simple and inexpensive structure which can be formed without pattern density or process commonality constraints and, importantly, which allows a soft mask technique to be formed in preceding processes for defining active areas of the substrate and which is largely formed in a manner self aligned therewith. Only the mask opening process of
While the invention has been described in terms of a single preferred embodiment, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
This is a continuation-in-part of U.S. patent application Ser. No. 11/624,385, filed Jan. 18, 2007, and the complete contents of that application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6096580 | Iyer et al. | Aug 2000 | A |
6141245 | Bertin et al. | Oct 2000 | A |
6323535 | Iyer et al. | Nov 2001 | B1 |
6331459 | Gruening | Dec 2001 | B1 |
6346846 | Bertin et al. | Feb 2002 | B1 |
6388305 | Bertin et al. | May 2002 | B1 |
6396120 | Bertin et al. | May 2002 | B1 |
6396121 | Bertin et al. | May 2002 | B1 |
6433404 | Iyer et al. | Aug 2002 | B1 |
6465370 | Schrems et al. | Oct 2002 | B1 |
6498056 | Motsiff et al. | Dec 2002 | B1 |
6570207 | Hsu et al. | May 2003 | B2 |
6577156 | Anand et al. | Jun 2003 | B2 |
6621324 | Fifield et al. | Sep 2003 | B2 |
6624031 | Abadeer et al. | Sep 2003 | B2 |
6624499 | Kothandaraman et al. | Sep 2003 | B2 |
6633055 | Bertin et al. | Oct 2003 | B2 |
6753590 | Fifield et al. | Jun 2004 | B2 |
6767789 | Bronner et al. | Jul 2004 | B1 |
6787838 | Chidambarrao et al. | Sep 2004 | B1 |
6794726 | Radens et al. | Sep 2004 | B2 |
6830968 | Kim et al. | Dec 2004 | B1 |
6879021 | Fitfield et al. | Apr 2005 | B1 |
6882027 | Brintzinger et al. | Apr 2005 | B2 |
6972614 | Anderson, II et al. | Dec 2005 | B2 |
20050064710 | Chidambarrao et al. | Mar 2005 | A1 |
20070157140 | Holesovsky et al. | Jul 2007 | A1 |
Number | Date | Country |
---|---|---|
1542943 | Nov 2004 | CN |
0270179 | Jan 2007 | TW |
Number | Date | Country | |
---|---|---|---|
20080173918 A1 | Jul 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11624385 | Jan 2007 | US |
Child | 11935698 | US |