The present invention relates generally to resistive memories. More specifically, the present invention relates to a method and apparatus for eliminating a power supply tap for supplying one or more reference voltages ordinarily used for sensing the state of a resistive memory cell.
The bi-stable resistive material 102 can be any type of material that can be set to at least two different resistive states. The memory cell 100 may be classified based on the type of bi-stable resistive material 102. For example, in programmable conductor random access memory (PCRAM) cell the bi-stable resistive material 102 is typically a type of chalcogenide glass, while MRAM cells, phase-change cells, polymer memory cells, and other types of resistive memory cells employ other corresponding types of bi-stable resistive material 102.
By way of example, the illustrated resistive memory cell 100 is a PCRAM cell, in which the bi-stable resistive material element 102 may be respectively set to a first resistive state (e.g., approximately 10 K ohm) or a second resistive state (e.g., approximately 10 M ohm), via a first programming voltage (e.g. approximately 0.25 volt) and a second programming voltage (e.g., approximately −0.25 volt). The resistive memory cell 100 may be read by pre-charging the bit line 121 to a predetermined voltage while the access transistor 101 is non-conducting, and then causing the access transistor 101 to become conducting, thereby discharging the bit line 121 through the resistive memory cell 100 to the cell plate 110 for a predetermined time. If the voltage across the bi-stable resistive material 102 is of a magnitude less than the magnitude of the programming voltages, the read process will not alter the state of the bi-stable resistive material 102. The discharge rate is based on the state of the bi-stable resistive material 102.
A combination of cell plate voltage, bit line pre-charge voltage, and bi-stable resistive material 102 resistance may be chosen such that, when discharged, bit line 121 can be sensed using sensing circuits. Typically each sensing circuit is also coupled to a reference bit line, which is charged to a predetermined voltage. The predetermined voltage is set to an intermediate value between the two possible voltages of the bit line 121 being associated with the memory cell being read. The operation of the sensing circuit pulls the bit line having the higher voltage to an even higher voltage and pulls the bit line having the lower voltage down to a lower voltage (e.g., ground). Thus, after the operation of the sensing circuit, a comparator coupled to both bit lines can be used to output a digital signal corresponding to the state of the memory cell being read.
Due to space limitations, only a limited number of word lines 122, bit lines 121, and memory cells 100 are illustrated. However, it should be appreciated that actual memory devices typically include many more word lines 122, bit lines 121, and cells 100.
The equalization circuit 310 includes two input nodes A1 and A2, each coupled to a respective bit line 121. One of the two bit lines 121 is a bit line connected to a memory cell 100 which will be read. The other bit line is another bit line 121 which is coupled to the same sensing circuit 300 as the bit line connected to the memory cell to be read. For the description below, it is assumed that bit line 121a is coupled to node A1 and is the bit line connected to the memory cell 100 to be read, while bit line 121b is coupled to node A2 and is the other bit line (also known as the reference bit line). However, one skilled in the art would recognize that the roles of the bit lines may be changed depending on which memory cell is being read. The equalization circuit 310 also includes two output nodes A3 and A4, which are respectively coupled to input nodes A5 and A6 of the reference setting circuit 320. Additionally, the equalization circuit 310 accepts, from a control circuit 350 the EQ control signal at node C1. In addition, the equalization circuit 310 accepts the equalization voltage Veq voltage at node P1.
The function of the equalization circuit 310 is to equalize the voltages of the bit lines 121a, 121b respectively coupled to nodes A1, A2 to the Veq voltage level. The sense process performed by the sensing circuit 300 begins with the operation of the equalization circuit 310, in which the EQ control signal, which is typically asserted low, is temporarily asserted high. While the EQ control signal is asserted high, bit lines 121a and 121b are coupled to each other and also coupled to the Veq voltage. After a short time, both bit lines are charged to the Veq voltage. The EQ control signal is then returned to a low state, thereby decoupling bit lines 121a and 121b from each other and from the Veq voltage. The parasitic capacitance on the bit lines 121a, 121b holds the bit line voltage at the Veq level.
The reference setting circuit 320 is used to change the voltage on one of the two bit lines 121a, 121b from the Veq voltage to a predetermined voltage Vref. The control circuit 350 temporarily asserts high one of control signals REFE (at node C2) and REFO (at node C3) to select the bit line having the memory cell 100 to be read as the bit line for changing the voltage. The reference setting circuit 320 also accepts power at the DVC2 (at node P2) and Vref (at node P3) voltages.
The isolation circuit 330, is a switch for controllably coupling or decoupling the sense amplifier 340 from the reference setting circuit 320, and the from the bit lines coupled to nodes A1 and A2. The isolation circuit 320 accepts the SA_ISO control signal, which is normally asserted low to isolate the sense amplifier 340 from the reference setting circuit 320.
After the reference setting circuit 320 has set bit line 121b to the predetermined voltage Vref, and while the SA_ISO control signal is asserted low, the word line 122 associated with the memory cell 100 to be read is asserted high for a predetermined time and then asserted low. During the predetermined time, the access transistor 101 of the memory cell 100 is set to a conductive state, thereby causing the bit line 121a associated with the memory cell 100 being read to discharge through the cell plate 110. As a result, the bit line 121a associated with the memory cell 100 being read is now at a lower voltage. Depending upon the state of the memory cell 100, the lower voltage is either at a first lower voltage which is higher in voltage than the Vref voltage, or a second lower voltage which is lower in voltage than the Vref voltage.
The SA_ISO control signal is then asserted high to couple the sense amplifier 340 to both bit lines 121a, 121b. The sense amplifier 340 is also respectively coupled to a Vcc power supply voltage and a ground potential voltage at nodes P4 and P5. Bit line 121a has either a slightly higher or lower voltage than bit line 121b, based on the state of memory cell 100. The sense amplifier 340 magnifies the voltage difference by pulling the lower voltage bit line to ground and pulling the higher voltage bit line to a higher voltage. When the sense amplifier has completed this operation, a comparator (not illustrated) associated with the sense amplifier 340 can be used to output a high or low logical state corresponding to the state of the memory cell 100 at node O1.
As described above, the sensing circuit 300 is coupled to a variety of voltages supplied by a power supply. These include the Veq, DVC2, Vref, and Vcc voltages. The requirement to provide each additional voltage from a power supply 360 makes the power supply more complicated. Accordingly, there is a need and desire to reduce the number of power supply taps required by the sensing circuit of a resistive memory, thereby reducing power consumption.
Exemplary embodiments of the method and apparatus of the present invention provide for reducing the number of power supply taps required to sense a resistive memory. In accordance with one exemplary embodiment, one or more voltages used by a reference circuit which are normally supplied by different taps of a power supply are generated by corresponding power circuits. In accordance with a second exemplary embodiment, the power circuits are coupled to the bit lines and replace the reference circuit.
The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments of the invention given below with reference to the accompanying drawings, in which:
Now referring to the drawings, where like reference numerals designate like elements, there is shown in
In
The pulse width and/or magnitude of the pulses may be varied to change the total amount of charge transferred by the driver 502 to the capacitor 503, thereby changing the magnitude of the voltage coupled to P2. Similarly, by permitting the control circuit 501 to produce either a positive going pulse W1 or a negative going pulse W2, the voltage at P2 can be used to either pull up or down the existing bit line voltage. The parameters for the pulse width, pulse magnitude, and the selection between a positive going W1 or negative going W2 pulse may be performed by asserting the appropriate control signals at node C1. Since many of these parameters are process dependent, they may vary for each memory chip. Thus, a memory device incorporating the invention may include a calibration circuit that calibrates the pulse parameters during start-up and/or reset.
In
The power circuits 500a, 500b are now also coupled to the REFE and REFO control signals. In the illustrated configuration, the power circuits 500a and 500b are respectively being used to generate voltages which will be coupled to both bit lines. For example, power circuit 500a can be configured via control signals REFE and REFO to set a particular a bit line (e.g., bit line 121a) to the Vref voltage. At the same time, power circuit 500b can be configured to either idle, if the previously applied Veq voltage is deemed suitable for the forthcoming sensing operation, or to supply a specific voltage to the other bit line (e.g., bit line 121b). The power circuits 500a and 500b of
The present invention is therefore directed to the use of one or more power circuits for producing from an existing power supply voltage tap, one or more voltages necessary for sensing the state of the resistive memory cell. More specifically, one or more power circuits are supplied at least one control signal and the Vcc voltage. A pulse train is driven by a driver and controlled by a control circuit to charge a capacitor. The level of charge stored on the capacitor permits the Vcc voltage to generate a variety of voltages, which can subsequently be supplied to various components of a sensing circuit, thereby eliminating the need for the power supply itself to include voltage taps at these voltage levels.
It should be appreciated that other embodiments of the invention include a method of manufacturing the circuit 700. For example, in one exemplary embodiment, a method of manufacturing a power supply circuit include the steps of providing, over a portion of a substrate corresponding to a single integrated circuit, control circuit coupled to a driver, and a capacitor coupled to either the drive or the control circuit.
While the invention has been described in detail in connection with the exemplary embodiments, it should be understood that the invention is not limited to the above disclosed embodiments. Rather, the invention can be modified to incorporate any number of variations, alternations, substitutions, or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. Accordingly, the invention is not limited by the foregoing description or drawings, but is only limited by the scope of the appended claims.
This application is a divisional application of U.S. Application Ser. No. 11/643,689, filed Dec. 22, 2006 now U.S. Pat. No. 7,366,045, which is a divisional application of U.S. Application Ser. No. 11/129,315, filed May 16, 2005, now U.S. Pat. No. 7,269,079, issued Sep. 11, 2007, the content of which is incorporated herein by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3271591 | Ovshinsky | Sep 1966 | A |
| 3622319 | Sharp | Nov 1971 | A |
| 3743847 | Boland | Jul 1973 | A |
| 3961314 | Klose et al. | Jun 1976 | A |
| 3966317 | Wacks et al. | Jun 1976 | A |
| 3983542 | Ovshinsky | Sep 1976 | A |
| 3988720 | Ovshinsky | Oct 1976 | A |
| 4177474 | Ovshinsky | Dec 1979 | A |
| 4267261 | Hallman et al. | May 1981 | A |
| 4269935 | Masters et al. | May 1981 | A |
| 4312938 | Drexler et al. | Jan 1982 | A |
| 4316946 | Masters et al. | Feb 1982 | A |
| 4320191 | Yoshikawa et al. | Mar 1982 | A |
| 4405710 | Balasubramanyam et al. | Sep 1983 | A |
| 4419421 | Wichelhaus et al. | Dec 1983 | A |
| 4499557 | Holmberg et al. | Feb 1985 | A |
| 4597162 | Johnson et al. | Jul 1986 | A |
| 4608296 | Keem et al. | Aug 1986 | A |
| 4637895 | Ovshinsky et al. | Jan 1987 | A |
| 4646266 | Ovshinsky et al. | Feb 1987 | A |
| 4664939 | Ovshinsky | May 1987 | A |
| 4668968 | Ovshinsky et al. | May 1987 | A |
| 4670763 | Ovshinsky et al. | Jun 1987 | A |
| 4671618 | Wu et al. | Jun 1987 | A |
| 4673957 | Ovshinsky et al. | Jun 1987 | A |
| 4678679 | Ovshinsky | Jul 1987 | A |
| 4696758 | Ovshinsky et al. | Sep 1987 | A |
| 4698234 | Ovshinsky et al. | Oct 1987 | A |
| 4710899 | Young et al. | Dec 1987 | A |
| 4728406 | Banerjee et al. | Mar 1988 | A |
| 4737379 | Hudgens et al. | Apr 1988 | A |
| 4766471 | Ovshinsky et al. | Aug 1988 | A |
| 4769338 | Ovshinsky et al. | Sep 1988 | A |
| 4775425 | Guha et al. | Oct 1988 | A |
| 4788594 | Ovshinsky et al. | Nov 1988 | A |
| 4795657 | Formigoni et al. | Jan 1989 | A |
| 4800526 | Lewis | Jan 1989 | A |
| 4809044 | Pryor et al. | Feb 1989 | A |
| 4818717 | Johnson et al. | Apr 1989 | A |
| 4843443 | Ovshinsky et al. | Jun 1989 | A |
| 4845533 | Pryor et al. | Jul 1989 | A |
| 4847674 | Sliwa et al. | Jul 1989 | A |
| 4853785 | Ovshinsky et al. | Aug 1989 | A |
| 4891330 | Guha et al. | Jan 1990 | A |
| 5128099 | Strand et al. | Jul 1992 | A |
| 5159661 | Ovshinsky et al. | Oct 1992 | A |
| 5166758 | Ovshinsky et al. | Nov 1992 | A |
| 5177567 | Klersy et al. | Jan 1993 | A |
| 5219788 | Abernathey et al. | Jun 1993 | A |
| 5238862 | Blalock et al. | Aug 1993 | A |
| 5272359 | Nagasubramanian et al. | Dec 1993 | A |
| 5296716 | Ovshinsky et al. | Mar 1994 | A |
| 5314772 | Kozicki | May 1994 | A |
| 5315131 | Kishimoto et al. | May 1994 | A |
| 5335219 | Ovshinsky et al. | Aug 1994 | A |
| 5341328 | Ovshinsky et al. | Aug 1994 | A |
| 5350484 | Gardner et al. | Sep 1994 | A |
| 5359205 | Ovshinsky | Oct 1994 | A |
| 5360981 | Owen et al. | Nov 1994 | A |
| 5406509 | Ovshinsky et al. | Apr 1995 | A |
| 5414271 | Ovshinsky et al. | May 1995 | A |
| 5500532 | Kozicki et al. | Mar 1996 | A |
| 5512328 | Yoshimura et al. | Apr 1996 | A |
| 5512773 | Wolf et al. | Apr 1996 | A |
| 5534711 | Ovshinsky et al. | Jul 1996 | A |
| 5534712 | Ovshinsky et al. | Jul 1996 | A |
| 5536947 | Klersy et al. | Jul 1996 | A |
| 5543737 | Ovshinsky | Aug 1996 | A |
| 5591501 | Ovshinsky et al. | Jan 1997 | A |
| 5596522 | Ovshinsky et al. | Jan 1997 | A |
| 5687112 | Ovshinsky | Nov 1997 | A |
| 5694054 | Ovshinsky et al. | Dec 1997 | A |
| 5714768 | Ovshinsky et al. | Feb 1998 | A |
| 5726083 | Takaishi | Mar 1998 | A |
| 5751012 | Wolstenholme et al. | May 1998 | A |
| 5761115 | Kozicki et al. | Jun 1998 | A |
| 5789277 | Zahorik et al. | Aug 1998 | A |
| 5814527 | Wolstenholme et al. | Sep 1998 | A |
| 5818749 | Harshfield | Oct 1998 | A |
| 5825046 | Czubatyj et al. | Oct 1998 | A |
| 5841150 | Gonzalez et al. | Nov 1998 | A |
| 5846889 | Harbison et al. | Dec 1998 | A |
| 5851882 | Harshfield | Dec 1998 | A |
| 5869843 | Harshfield | Feb 1999 | A |
| 5896312 | Kozicki et al. | Apr 1999 | A |
| 5912839 | Ovshinsky et al. | Jun 1999 | A |
| 5914893 | Kozicki et al. | Jun 1999 | A |
| 5920788 | Reinberg | Jul 1999 | A |
| 5933365 | Klersy et al. | Aug 1999 | A |
| 5998066 | Block et al. | Dec 1999 | A |
| 6011757 | Ovshinsky | Jan 2000 | A |
| 6031287 | Harshfield | Feb 2000 | A |
| 6069828 | Kaneko et al. | May 2000 | A |
| 6072716 | Jacobson et al. | Jun 2000 | A |
| 6077729 | Harshfield | Jun 2000 | A |
| 6084796 | Kozicki et al. | Jul 2000 | A |
| 6087674 | Ovshinsky et al. | Jul 2000 | A |
| 6117720 | Harshfield | Sep 2000 | A |
| 6141241 | Ovshinsky et al. | Oct 2000 | A |
| 6143604 | Chiang et al. | Nov 2000 | A |
| 6177338 | Liaw et al. | Jan 2001 | B1 |
| 6236059 | Wolstenholme et al. | May 2001 | B1 |
| RE37259 | Ovshinsky | Jul 2001 | E |
| 6297170 | Gabriel et al. | Oct 2001 | B1 |
| 6300684 | Gonzalez et al. | Oct 2001 | B1 |
| 6316784 | Zahorik et al. | Nov 2001 | B1 |
| 6329606 | Freyman et al. | Dec 2001 | B1 |
| 6339544 | Chiang et al. | Jan 2002 | B1 |
| 6345006 | Ingalls et al. | Feb 2002 | B1 |
| 6348365 | Moore et al. | Feb 2002 | B1 |
| 6350679 | McDaniel et al. | Feb 2002 | B1 |
| 6376284 | Gonzalez et al. | Apr 2002 | B1 |
| 6388324 | Kozicki et al. | May 2002 | B2 |
| 6391688 | Gonzalez et al. | May 2002 | B1 |
| 6404665 | Lowery et al. | Jun 2002 | B1 |
| 6414376 | Thakur et al. | Jul 2002 | B1 |
| 6418049 | Kozicki et al. | Jul 2002 | B1 |
| 6420725 | Harshfield | Jul 2002 | B1 |
| 6423628 | Li et al. | Jul 2002 | B1 |
| 6429064 | Wicker | Aug 2002 | B1 |
| 6437383 | Xu | Aug 2002 | B1 |
| 6440837 | Harshfield | Aug 2002 | B1 |
| 6462984 | Xu et al. | Oct 2002 | B1 |
| 6469364 | Kozicki | Oct 2002 | B1 |
| 6473332 | Ignatiev et al. | Oct 2002 | B1 |
| 6480438 | Park | Nov 2002 | B1 |
| 6487106 | Kozicki | Nov 2002 | B1 |
| 6487113 | Park et al. | Nov 2002 | B1 |
| 6501111 | Lowery | Dec 2002 | B1 |
| 6507061 | Hudgens et al. | Jan 2003 | B1 |
| 6511862 | Hudgens et al. | Jan 2003 | B2 |
| 6511867 | Lowery et al. | Jan 2003 | B2 |
| 6512241 | Lai | Jan 2003 | B1 |
| 6514805 | Xu et al. | Feb 2003 | B2 |
| 6531373 | Gill et al. | Mar 2003 | B2 |
| 6534781 | Dennison | Mar 2003 | B2 |
| 6545287 | Chiang | Apr 2003 | B2 |
| 6545907 | Lowery et al. | Apr 2003 | B1 |
| 6555860 | Lowery et al. | Apr 2003 | B2 |
| 6563164 | Lowery et al. | May 2003 | B2 |
| 6566700 | Xu | May 2003 | B2 |
| 6567293 | Lowery et al. | May 2003 | B1 |
| 6569705 | Chiang et al. | May 2003 | B2 |
| 6570784 | Lowery | May 2003 | B2 |
| 6576921 | Lowery | Jun 2003 | B2 |
| 6586761 | Lowery | Jul 2003 | B2 |
| 6589714 | Maimon et al. | Jul 2003 | B2 |
| 6590807 | Lowery | Jul 2003 | B2 |
| 6593176 | Dennison | Jul 2003 | B2 |
| 6597009 | Wicker | Jul 2003 | B2 |
| 6605527 | Dennison et al. | Aug 2003 | B2 |
| 6613604 | Maimon et al. | Sep 2003 | B2 |
| 6621095 | Chiang et al. | Sep 2003 | B2 |
| 6625054 | Lowery et al. | Sep 2003 | B2 |
| 6642102 | Xu | Nov 2003 | B2 |
| 6646297 | Dennison | Nov 2003 | B2 |
| 6649928 | Dennison | Nov 2003 | B2 |
| 6667900 | Lowery et al. | Dec 2003 | B2 |
| 6671710 | Ovshinsky et al. | Dec 2003 | B2 |
| 6673648 | Lowery | Jan 2004 | B2 |
| 6673700 | Dennison et al. | Jan 2004 | B2 |
| 6674115 | Hudgens et al. | Jan 2004 | B2 |
| 6687153 | Lowery | Feb 2004 | B2 |
| 6687427 | Ramalingam et al. | Feb 2004 | B2 |
| 6690026 | Peterson | Feb 2004 | B2 |
| 6696355 | Dennison | Feb 2004 | B2 |
| 6707712 | Lowery | Mar 2004 | B2 |
| 6714954 | Ovshinsky et al. | Mar 2004 | B2 |
| 7151688 | Williford et al. | Dec 2006 | B2 |
| 20020000666 | Kozicki et al. | Jan 2002 | A1 |
| 20020072188 | Gilton | Jun 2002 | A1 |
| 20020106849 | Moore | Aug 2002 | A1 |
| 20020123169 | Moore et al. | Sep 2002 | A1 |
| 20020123170 | Moore et al. | Sep 2002 | A1 |
| 20020123248 | Moore et al. | Sep 2002 | A1 |
| 20020127886 | Moore et al. | Sep 2002 | A1 |
| 20020132417 | Li | Sep 2002 | A1 |
| 20020160551 | Harshfield | Oct 2002 | A1 |
| 20020163828 | Krieger et al. | Nov 2002 | A1 |
| 20020168820 | Kozicki | Nov 2002 | A1 |
| 20020168852 | Kozicki | Nov 2002 | A1 |
| 20020190289 | Harshfield et al. | Dec 2002 | A1 |
| 20020190350 | Kozicki et al. | Dec 2002 | A1 |
| 20030001229 | Moore et al. | Jan 2003 | A1 |
| 20030027416 | Moore | Feb 2003 | A1 |
| 20030032254 | Gilton | Feb 2003 | A1 |
| 20030035314 | Kozicki | Feb 2003 | A1 |
| 20030035315 | Kozicki | Feb 2003 | A1 |
| 20030038301 | Moore | Feb 2003 | A1 |
| 20030043631 | Gilton et al. | Mar 2003 | A1 |
| 20030045049 | Campbell et al. | Mar 2003 | A1 |
| 20030045054 | Campbell et al. | Mar 2003 | A1 |
| 20030047765 | Campbell | Mar 2003 | A1 |
| 20030047772 | Li | Mar 2003 | A1 |
| 20030047773 | Li | Mar 2003 | A1 |
| 20030048519 | Kozicki | Mar 2003 | A1 |
| 20030048744 | Ovshinsky et al. | Mar 2003 | A1 |
| 20030049912 | Campbell et al. | Mar 2003 | A1 |
| 20030068861 | Li et al. | Apr 2003 | A1 |
| 20030068862 | Li et al. | Apr 2003 | A1 |
| 20030095426 | Hush et al. | May 2003 | A1 |
| 20030096497 | Moore et al. | May 2003 | A1 |
| 20030107105 | Kozicki | Jun 2003 | A1 |
| 20030117831 | Hush | Jun 2003 | A1 |
| 20030128612 | Moore et al. | Jul 2003 | A1 |
| 20030137869 | Kozicki | Jul 2003 | A1 |
| 20030143782 | Gilton et al. | Jul 2003 | A1 |
| 20030155589 | Campbell et al. | Aug 2003 | A1 |
| 20030155606 | Campbell et al. | Aug 2003 | A1 |
| 20030156447 | Kozicki | Aug 2003 | A1 |
| 20030156463 | Casper et al. | Aug 2003 | A1 |
| 20030209728 | Kozicki et al. | Nov 2003 | A1 |
| 20030209971 | Kozicki et al. | Nov 2003 | A1 |
| 20030210564 | Kozicki et al. | Nov 2003 | A1 |
| 20030212724 | Ovshinsky et al. | Nov 2003 | A1 |
| 20030212725 | Ovshinsky et al. | Nov 2003 | A1 |
| 20040035401 | Ramachandran et al. | Feb 2004 | A1 |
| Number | Date | Country |
|---|---|---|
| 5-6126916 | Oct 1981 | JP |
| WO 9748032 | Dec 1997 | WO |
| WO 9928914 | Jun 1999 | WO |
| WO 0048196 | Aug 2000 | WO |
| WO 0221542 | Mar 2002 | WO |
| Number | Date | Country | |
|---|---|---|---|
| 20080170453 A1 | Jul 2008 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 11643689 | Dec 2006 | US |
| Child | 12076519 | US | |
| Parent | 11129315 | May 2005 | US |
| Child | 11643689 | US |