Claims
- 1. A power MOSFET type device comprising:
a substrate of a first dopant type; first and second gate structures disposed on a surface of the substrate and spaced apart thereon; a body region of a second dopant type formed in the substrate and having first and second spaced-apart channel regions respectively disposed subjacent the first and second gate structures; first and second source regions of the first dopant type formed in the body region; the first and second channel regions having different gate threshold voltage characteristics.
- 2. A power MOSFET type device according to claim 1 in which the first channel region has a gate threshold voltage characteristic sufficiently different from the gate threshold voltage characteristic of the second channel region to reduce zero temperature coefficient point (ZTCP) relative to a device having a single gate threshold voltage characteristic.
- 3. A power MOSFET type device according to claim 1 in which the first channel region has a gate threshold voltage characteristic sufficiently different from the gate threshold voltage characteristic of the second channel region to reduce variation in transconductance of the device as a function of temperature relative to a device having a single gate threshold voltage characteristic.
- 4. A power MOSFET type device according to claim 1 in which the first channel region has a doping concentration less than a doping concentration of the second channel region.
- 5. A power MOSFET type device according to claim 1 in which the first source region has a doping concentration greater than a doping concentration of the second source region.
- 6. A power MOSFET type device according to claim 1 in which the first and second gate structure each include a dielectric layer, the dielectric layer of the first gate structure having a thickness less than a thickness of the dielectric of the second gate structure.
- 7. A power MOSFET type device according to claim 1 having two or more channel regions having different gate threshold voltage characteristics.
- 8. A linear power circuit including a power MOSFET type device according to claim 1, further including an operational amplifier having a non-inverting input terminal for coupling to a control signal, an inverting input terminal coupled to a source terminal of the device to form a feedback loop, and an output terminal coupled to the gate structure of the device.
- 9. A linear power circuit according to claim 8 including a resistor coupling the source terminal of the device to a reference voltage.
- 10. A linear power circuit including at least two power MOSFET type devices according to claim 1 coupled in parallel, the circuit further including an operational amplifier coupled to each respective power MOSFET type device, each operational amplifier having a first input terminal for coupling to a control signal, a second input terminal coupled to a source terminal of the device, and an output terminal coupled to the gate structure of the respective power MOSFET type device.
- 11. A method of making a power MOSFET type device for stable linear operation, comprising:
providing a substrate including an active device region of a first dopant type; forming a body region of a second dopant type opposite the first dopant type adjacent a surface of the substrate; forming first and second source regions of the first dopant type within the body region, positioned to define separate channel regions in the body region adjacent the surface of the substrate; forming a gate structure including first and second gate portions on the substrate surface respectively overlying the first and second channel regions; adjusting a gate threshold voltage characteristic of each of the channel regions to produce an asymmetric gate threshold voltage characteristic in the device.
- 12. A method according to claim 11 including adjusting the gate threshold voltage characteristic of the entire first channel region relative to the gate threshold voltage characteristic of the second channel region to produce a 50% asymmetric device.
- 13. A method according to claim 11 including adjusting the gate threshold voltage characteristic of less than the entire first channel region relative to the gate threshold voltage characteristic of the second channel region to produce an asymmetric device in which unequal portions of the overall channel have different gate threshold voltage characteristics.
- 14. A method according to claim 11 including adjusting the gate threshold voltage characteristic of the first channel region relative to the gate threshold voltage characteristic of the second channel region to reduce zero temperature coefficient point (ZTCP) relative to a device having a single gate threshold voltage characteristic.
- 15. A method according to claim 11 including adjusting the gate threshold voltage characteristic of the first channel region relative to the gate threshold voltage characteristic of the second channel region to reduce variation in transconductance of the device as a function of temperature relative to a device having a single gate threshold voltage characteristic.
- 16. A method according to claim 11 including adjusting the relative gate threshold voltage characteristics of portions of the first and second channel regions to produce a conduction characteristic below the zero temperature coefficient point (ZTCP) which has a reduced variation with temperature relative to the conduction characteristic of a device having a single gate threshold voltage characteristic.
- 17. A method according to claim 11 in which adjusting a gate threshold voltage characteristic of each of the channel regions includes differentially doping the first and second channel regions so that the first channel region has a doping concentration less than a doping concentration of the second channel region.
- 18. A method according to claim 11 in which adjusting a gate threshold voltage characteristic of each of the channel regions includes differentially doping the first and second source regions so that the first source region has a doping concentration greater than a doping concentration of the second source region.
- 19. A method according to claim 11 in which adjusting a gate threshold voltage characteristic of each of the channel regions includes varying the thicknesses of a gate dielectric layer of the gate structures so that the dielectric layer of the first gate structure has a thickness less than a thickness of the dielectric of the second gate structure.
RELATED APPLICATION DATA
[0001] This application claims priority from U.S. Ser. No. 60/223,676, filed Aug. 8, 2000, incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60223676 |
Aug 2000 |
US |