Claims
- 1. A power semiconductor device comprising:
a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a plurality of trenches disposed in the first base layer at intervals to partition a main cell and a dummy cell, at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer in the main cell; an emitter layer of the first conductivity type disposed on the second base layer; a buffer layer of the second conductivity type disposed on the first base layer in the dummy cell; a gate electrode disposed in a trench of the plurality of trenches, adjacent to the main cell, to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; and a buffer resistor inserted between the buffer layer and the emitter electrode, wherein the main cell forms a current passage narrow enough to provide, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer, and the buffer resistor has a resistance value smaller than that with which gate-emitter voltage is increased by gate negative capacity, in a period of time for an applied voltage between gate and emitter to charge capacity between gate and collector, in process of turn-on of the device.
- 2. The device according to claim 1, wherein the buffer resistor employs a resistance of an interconnection line including a resistor disposed outside the buffer layer.
- 3. The device according to claim 2, further comprising a buffer electrode disposed on the buffer layer, wherein the interconnection line electrically connects the buffer electrode to the emitter electrode.
- 4. The device according to claim 1, wherein the buffer resistor employs a lateral resistance of the buffer layer.
- 5. The device according to claim 4, wherein a buffer electrode electrically connected to the emitter electrode is disposed on the buffer layer, at a position beyond an end of the emitter layer in a channel width direction.
- 6. The device according to claim 4, wherein the buffer layer is electrically connected to the second base layer through a connection layer comprising a semiconductor layer of the second conductivity type, at a position beyond an end of the gate electrode in a channel width direction.
- 7. The device according to claim 6, wherein the connection layer comprises a layer formed integrally with the second base layer and the buffer layer.
- 8. The device according to claim 6, wherein the connection layer comprises a layer having an impurity concentration higher than that of the buffer layer.
- 9. The device according to claim 6, wherein the connection layer comprises a layer having an impurity concentration lower than that of the buffer layer, and the buffer resistor includes a lateral resistance of the connection layer as a main component.
- 10. The device according to claim 4, wherein an additional electrode electrically connected to the emitter electrode is disposed at a position beyond an end of the gate electrode in a channel width direction, the buffer layer is electrically connected to the additional electrode through an extension layer comprising a semiconductor layer of the second conductivity type, and the buffer resistor includes a lateral resistance of the extension layer as a main component.
- 11. A power semiconductor device comprising:
a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a plurality of trenches disposed in the first base layer at intervals to partition a main cell and a dummy cell, at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer in the main cell; an emitter layer of the first conductivity type disposed on the second base layer; a buffer layer of the second conductivity type disposed on the first base layer in the dummy cell; a gate electrode disposed in a trench of the plurality of trenches, adjacent to the main cell, to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; and a buffer resistor inserted between the buffer layer and the emitter electrode and having an infinitely large resistance value, wherein the main cell forms a current passage narrow enough to provide, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer, and the dummy cell is provided with an inhibiting structure configured to reduce a quantity of carriers of the second conductivity type to flow to and accumulate in the buffer layer from the collector layer, in a period of time for an applied voltage between gate and emitter to charge capacity between gate and emitter, in process of turn-on of the device, as compared to a case where the buffer layer and the second base layer are formed with the same impurity concentration and depth.
- 12. The device according to claim 11, wherein the inhibiting structure comprises a structure in which the buffer layer has a depth for setting an pn junction between the first base layer and the buffer layer to be positioned deeper than the trenches.
- 13. The device according to claim 12, wherein the buffer layer has an impurity concentration of 1×1014 cm−3 or more at a position adjacent to a bottom of the trenches, and a difference in depth between the bottom of the trenches and a deepest portion of the pn junction is 0.5 μm or more.
- 14. The device according to claim 11, wherein the inhibiting structure comprises a structure in which a second distance between a pair of trenches sandwiching the dummy cell adjacent to the main cell is smaller than a first distance between a pair of trenches sandwiching the main cell.
- 15. The device according to claim 14, wherein a ratio of the second distance to the first distance is {fraction (2/3)} or less.
- 16. The device according to claim 11, wherein the inhibiting structure comprises a structure in which a second depth of a dummy trench adjacent not to the main cell but to the dummy cell is larger than a first depth of a trench adjacent to the main cell.
- 17. The device according to claim 16, wherein a difference between the second depth and the first depth is 1 μm or more.
- 18. The device according to claim 11, wherein the inhibiting structure comprises a structure in which a projecting layer of the second conductivity type is formed in the first base layer and in contact with a bottom of a dummy trench adjacent not to the main cell but to the dummy cell.
- 19. The device according to claim 18, wherein the projecting layer reaches a depth of 1 μm or more from the bottom of the dummy trench.
- 20. The device according to claim 11, wherein a trench adjacent not to the main cell but to the dummy cell is provided with a dummy electrode wrapped in an insulating film, and the dummy electrode is electrically connected to the emitter electrode.
- 21. A power semiconductor device comprising:
a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a plurality of trenches disposed in the first base layer at intervals to partition a main cell and a dummy cell, at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer in the main cell; an emitter layer of the first conductivity type disposed on the second base layer; a buffer layer of the second conductivity type disposed on the first base layer in the dummy cell; a gate electrode disposed in a trench of the plurality of trenches, adjacent to the main cell, to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; and a buffer resistor inserted between the buffer layer and the emitter electrode and having an infinitely large resistance value, wherein the main cell forms a current passage narrow enough to provide, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer, and a switching element configured to selectively connect the buffer layer to the second base layer is formed at a position beyond an end of the gate electrode in a channel width direction, and carriers of the second conductivity type are exhausted from the buffer layer to the second base layer through the switching element, in a period of time for an applied voltage between gate and emitter to charge capacity between gate and emitter, in process of turn-on of the device.
- 22. The device according to claim 21, wherein the switching element is driven by a driving electrode electrically connected to the gate electrode.
- 23. The device according to claim 22, wherein an intermediate layer comprising a semiconductor layer of the first conductivity type is disposed between the second base layer and the buffer layer at a position beyond an end of the gate electrode in a channel width direction, and the switching element comprises an MOSFET of the second conductivity type using the intermediate layer as a channel region.
- 24. The device according to claim 23, wherein the intermediate layer comprises a portion formed integrally with the first base layer.
- 25. The device according to claim 23, wherein the driving electrode comprises an end portion of the gate electrode, which faces the intermediate layer through the gate insulating film.
- 26. The device according to claim 23, wherein the driving electrode comprises an electrode disposed on a surface of the intermediate layer through an insulating film and electrically connected to the gate electrode.
- 27. A power semiconductor device comprising:
a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a trench disposed in the first base layer at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer and in contact with the trench; an emitter layer of the first conductivity type disposed on the second base layer; a gate electrode disposed in the trench to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; a barrier layer of the first conductivity type disposed between the first base layer and the second base layer, and having an impurity concentration higher than that of the first base layer, the barrier layer providing, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer; a diverter layer of the second conductivity type disposed on the first base layer, to exhaust carriers of the second conductivity type from the first base layer; and a rectifying element including a portion of the first conductivity type electrically connected to the emitter electrode, and a portion of the second conductivity type electrically connected to the diverter layer, the rectifying element becoming conductive by a change in potential of the diverter layer, thereby exhausting carriers of the second conductivity type from the diverter layer into the emitter electrode, in process of turn-off of the device.
- 28. The device according to claim 27, wherein the rectifying element comprises a diode.
- 29. The device according to claim 27, further comprising a diverter electrode disposed on the diverter layer, wherein the portion of the second conductivity type of the rectifying element is electrically connected to the diverter electrode.
- 30. The device according to claim 29, wherein the rectifying element is formed in a semiconductor layer disposed on the diverter layer, the trench, the emitter layer, or the second base layer, through an insulating film.
- 31. The device according to claim 27, wherein the portion of the second conductivity type of the rectifying element comprises a semiconductor layer of the second conductivity type in electrical contact with the diverter layer.
- 32. The device according to claim 27, wherein a plurality of trenches are disposed in the first base layer at intervals to partition a main cell and a dummy cell, and the gate electrode is disposed in a trench of the plurality of trenches, adjacent to the main cell, and wherein the barrier layer, the second base layer, and the emitter layer are disposed in the main cell, and the diverter layer is disposed in the dummy cell.
- 33. The device according to claim 32, wherein a trench adjacent not to the main cell but to the dummy cell is provided with a dummy electrode wrapped in an insulating film, and the dummy electrode is electrically connected to the emitter electrode.
- 34. The device according to claim 27, wherein the second base layer and the diverter layer are lined up along the trench on the same side of the trench in a channel width direction.
- 35. The device according to claim 34, wherein each of the barrier layer, the second base layer, the emitter layer, and the diverter layer comprises a pair of layer portions sandwiching the trench.
- 36. The device according to claim 27, wherein the second base layer and the emitter layer are alternately in contact with the emitter electrode along the trench in a channel width direction.
- 37. The device according to claim 27, wherein the diverter layer extends in the first base layer to a position deeper than the trench.
- 38. A power semiconductor device comprising:
a first base layer of a first conductivity type; a collector layer of a second conductivity type disposed on the first base layer; a trench disposed in the first base layer at a position remote from the collector layer; a second base layer of the second conductivity type disposed on the first base layer and in contact with the trench; an emitter layer of the first conductivity type disposed on the second base layer; a gate electrode disposed in the trench to face, through a gate insulating film, a portion of the second base layer sandwiched between the first base layer and the emitter layer; a collector electrode disposed on the collector layer; an emitter electrode disposed on the second base layer and the emitter layer; a barrier layer of the first conductivity type disposed between the first base layer and the second base layer, and having an impurity concentration higher than that of the first base layer, the barrier layer providing, in an on-state of the device, an increase in resistance against flow of carriers of the second conductivity type from the first base layer into the emitter electrode through the second base layer, thereby improving injection efficiency of carriers of the first conductivity type from the emitter layer into the first base layer; a diverter layer of the second conductivity type disposed on the first base layer, to exhaust carriers of the second conductivity type from the first base layer; and an MOSFET with a second conductivity type channel configured to be driven by a driving electrode electrically connected to the gate electrode to selectively connect the diverter layer to the emitter electrode, the MOSFET with a second conductivity type channel becoming conductive by a change in potential of the driving electrode, thereby exhausting carriers of the second conductivity type from the diverter layer into the emitter electrode, in process of turn-off of the device.
- 39. The device according to claim 38, wherein the MOSFET with a second conductivity type channel comprises an intermediate layer of the first conductivity type disposed on the diverter layer and in contact with the trench, and a counter layer of the second conductivity type disposed on the intermediate layer, and the MOSFET with a second conductivity type channel uses the intermediate layer as a channel region, the counter layer and a part of the diverter layer as a pair of source/drain regions, and a portion of the gate electrode facing the intermediate layer through the gate insulating film as the driving electrode.
- 40. The device according to claim 39, further comprising an additional electrode disposed on the intermediate layer and the counter layer, and electrically connected to the emitter electrode.
- 41. The device according to claim 40, wherein the additional electrode comprises an integrally extending portion of the emitter electrode.
- 42. The device according to claim 38, wherein the driving electrode is disposed on the diverter layer, the trench, the emitter layer, or the second base layer, through an insulating film, and the MOSFET with a second conductivity type channel comprises a pair of source/drain regions and a channel region formed in a semiconductor layer disposed on the driving electrode through an insulating film.
- 43. The device according to claim 42, wherein the driving electrode is formed integrally with the gate electrode, and the gate electrode and the driving electrode form a T-shape in a sectional view.
- 44. The device according to claim 38, wherein the driving electrode is disposed to face, through an insulating film, a surface portion of the first base layer and the buffer layer sandwiched between the diverter layer and the second base layer.
- 45. The device according to claim 38, wherein a plurality of trenches are disposed in the first base layer at intervals to partition a main cell and a dummy cell, and the gate electrode is disposed in a trench of the plurality of trenches, adjacent to the main cell, and wherein the barrier layer, the second base layer, and the emitter layer are disposed in the main cell, and the diverter layer is disposed in the dummy cell.
- 46. The device according to claim 45, wherein a trench adjacent not to the main cell but to the dummy cell is provided with a dummy electrode wrapped in an insulating film, and the dummy electrode is electrically connected to the emitter electrode.
- 47. The device according to claim 38, wherein the second base layer and the diverter layer are lined up along the trench on the same side of the trench in a channel width direction.
- 48. The device according to claim 47, wherein each of the barrier layer, the second base layer, the emitter layer, and the diverter layer comprises a pair of layer portions sandwiching the trench.
- 49. The device according to claim 38, wherein the second base layer and the emitter layer are alternately in contact with the emitter electrode along the trench in a channel width direction.
- 50. The device according to claim 38, wherein the diverter layer extends in the first base layer to a position deeper than the trench.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-318059 |
Oct 2002 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2002-318059, filed Oct. 31, 2002, the entire contents of which are incorporated herein by reference.