Claims
- 1. An integrated circuit structure comprising:a substrate having polysilicon electrodes over a gate oxide; a photoresist mask completely covering said polysilicon electrodes, wherein said photoresist provides coverage during all ion implantation steps in order to prevent oxide damage during any subsequent ion implantation; and a region adjacent to polysilicon electrodes where source/drain can be formed while the mask is on.
- 2. The structure of claim 1, wherein said gate oxide has a thickness between about 5 to 10 nm.
- 3. The structure of claim 1, wherein said polysilicon electrodes have a thickness between about 100 to 300 nm.
- 4. The structure of claim 1, wherein said photoresist mask has a thickness between about 1 to 2 μm.
- 5. The structure of claim 1, wherein said source/drain regions are formed in said substrate by ion implantation.
- 6. The structure of claim 5, wherein said ion implantation is accomplished with As ions.
- 7. An integrated circuit structure comprising:a substrate having polysilicon electrodes over a gate oxide; a photoresist mask having an offset to the edge of said gate oxide, thus partially covering said polysilicon electrodes; and a region adjacent to polysilicon electrodes where source/drain can be formed while the mask is on.
- 8. The structure of claim 7, wherein said gate oxide has a thickness between about 5 to 20 nm.
- 9. The structure of claim 7, wherein said polysilicon electrodes have a thickness between about 100 to 300 nm.
- 10. The structure of claim 7, wherein said partially covering photoresist mask has a thickness between about 1 to 2 μm.
- 11. The structure of claim 7, wherein said off-set is between about 0.02 to 0.03 μm to edge of said gate oxide.
- 12. The structure of claim 7, wherein said source/drain regions are formed in said substrate by ion implantation.
- 13. The structure of claim 12, wherein said ion implantation is accomplished with As ions.
Parent Case Info
This is a division of patent application Ser. No. 08/844,629, U.S. Pat. No. 6,187,639 filing date Apr. 21, 1997, A Novel Method To Prevent Gate Oxide Damage By Post Poly Definition Implantation, assigned to the same assignee as the present invention.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
S. Wolf. “Silicon Processing for the VLSI Era” vol. 3, Lattice Press, Sunset Beach, CA, 1995, pp. 504,505,513. |