Claims
- 1. A semiconductor structure comprising:
a first conductor; a first passivation layer located atop the first conductor; a high-k dielectric layer located atop the first passivation layer; a second passivation layer located atop the high-k dielectric layer; and a second conductor located atop the second passivation layer.
- 2. The semiconductor structure of claim 1 wherein the first and second conductors comprise a bottom and top plate of a capacitor, respectively.
- 3. The semiconductor structure of claim 1 wherein the first and second conductors comprise a metal, metal alloy or multilayers thereof.
- 4. The semiconductor structure of claim 3 wherein the first and second conductors are selected from the group consisting of TiN, TiSiN, Ti, TaN, Pt, Ir, Ru, Al, Au, Cu, Ta, TaSiN and mixtures or multilayers thereof.
- 5. The semiconductor structure of claim 4 wherein the first and second conductors are selected from the group consisting of a stack of TiN/Al/TiN, Al, Al alloys, Cu and Cu alloys.
- 6. The semiconductor structure of claim 1 wherein the first and second conductors are both comprised of TiN/Al/TiN.
- 7. The semiconductor structure of claim 1 wherein the first and second passivation layers are selected from the group consisting of Al2O3, SiN, HfO2, SiOxNy, HfSiOx, ZrO2 and SiO2.
- 8. The semiconductor structure of claim 1 wherein the first and second passivation layers have a thickness of about 10 Å to about 500 Å.
- 9. The semiconductor structure of claim 1 wherein the high-k dielectric layer has a dielectric constant of greater than about 7.0.
- 10. The semiconductor structure of claim 1 wherein the high-k dielectric layer is selected from the group consisting of Ta2O5, ZrO2, bismuth doped Ta2O5, HfO2 and a perovoskite-type oxide.
- 11. The semiconductor structure of claim 1 wherein the high-k dielectric layer is Ta2O5.
- 12. The semiconductor structure of claim 1 wherein the first conductor is formed on a surface of a back-end-of-the-line (BEOL) interconnect wiring structure.
- 13. The semiconductor structure of claim 1 further comprising an inter-level or intra-level dielectric surrounding said structure.
- 14. A semiconductor structure comprising:
a first conductor; a first passivation layer located atop the first conductor; Ta2O5 located atop the first passivation layer; a second passivation layer located atop the Ta2O5; and a second conductor located atop the second passivation layer.
- 15. The semiconductor structure of claim 14 wherein said first and second conductors are comprised of TiN/Al/TiN.
- 16. The semiconductor structure of claim 14 wherein said first and second passivation are comprised of Al2O3.
- 17. A method for forming a semiconductor structure comprising:
forming a first passivation layer atop a first conductor; forming a high-k dielectric layer atop the first passivation layer; forming a second passivation layer atop the high-k dielectric layer; and forming a second conductor atop the second passivation layer.
- 18. The method of claim 17 wherein said first conductor is formed atop a surface of a BEOL interconnect wiring structure.
- 19. The method of claim 17 further comprising patterning the semiconductor structure by lithography and etching.
- 20. The method of claim 17 further comprising forming an inter-layer or intra-layer dielectric about the structure.
Parent Case Info
[0001] This application claims benefit of U.S. provisional application Serial No. 60/430,421, filed Dec. 3, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60430421 |
Dec 2002 |
US |