Claims
- 1. A process for producing an integrated circuit stage having a dielectric layer covering interconnection lines and connection points linking the interconnection lines to conductive portions of the integrated circuit positioned below the dielectric layer, the latter having a lower sublayer covering the connection points and an upper sublayer covering the interconnection lines, said process comprising the following steps in sequence of:
- depositing the dielectric layer;
- at least partially etching the dielectric layer at the locations of the connection points after producing a first mask on the dielectric layer;
- final etching of the dielectric layer at the locations of the connection points and the upper sublayer at the locations of the interconnection lines after producing a second mask on the dielectric layer;
- once depositing a conductive material on the dielectric layer, so as to: (i) fill the etched portions to contemporaneously form the connection points and interconnection lines, and (ii) produce an upper conductive layer above the dielectric layer, said upper conductive layer forming a planar upper surface, said conductive material being suitable for formation of said planar surface; and,
- eliminating the conductive material above the dielectric layer to form a final planar layer comprising the interconnection lines and the dielectric.
- 2. A process according to claim 1, wherein the first mask comprises a covering layer produced on the dielectric layer and the second mask is produced in the covering layer before starting the etching of the dielectric layer at the locations of the connection points.
Priority Claims (1)
Number |
Date |
Country |
Kind |
90 08011 |
Jun 1990 |
FRX |
|
Parent Case Info
This is a continuation Ser. No. 07/717,033 filed on Jun. 18, 1991, now abandoned.
Foreign Referenced Citations (4)
Number |
Date |
Country |
0224013 |
Oct 1986 |
EPX |
0288802 |
Nov 1988 |
EPX |
61-96729 |
May 1986 |
JPX |
1191443 |
Aug 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin 29 (1986) Aug. No. 3, New York, Integrated Circuit Conductor Line Self-Aligned to Contact Opening. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
717033 |
Jun 1991 |
|