Claims
- 1. A method of processing in semiconductor manufacture comprising:(a) first processing of a wafer to form a first result, said first processing including (i) depositing a gate oxide layer over a substrate of said wafer; (ii) forming a polysilicon area on said gate oxide layer to form a floating gate having a sidewall; (iii) etching through said gate oxide layer in a window area in proximity with said floating gate; (iv) implanting said window area with ions to form a junction area: (v) forming a tunnel dielectric and first oxide layer over said junction area wherein said tunnel dielectric and first oxide layer is said first result; and (vi) forming an oxide on said sidewall; and (b) depositing a polysilicon layer over said first result for the purpose of protecting said first result from subsequent processing performed in said semiconductor manufacture.
- 2. A method as recited in claim 1 further comprising:depositing a polysilicon layer to cover said wafer, including said oxide on said sidewall and said tunnel dielectric area.
- 3. A method as recited in claim 2 further comprising growing a second oxide layer over said polysilicon layer.
- 4. A method as recited in claim 3 further comprising applying photoresist to said wafer except on said sidewall.
- 5. A method as recited in claim 4 further comprising etching exposed said second oxide layer from said sidewall.
- 6. A method as recited in claim 5 further comprising(a) removing said photoresist; and (b) etching to remove exposed said polysilicon layer on said sidewall.
- 7. A method as recited in claim 6 further comprising:removing a remainder of said second oxide layer.
- 8. A method as recited in claim 7 further comprising forming an add-on floating gate to said sidewall.
- 9. A method as recited in claim 8 wherein said forming an add-on floating gate includes forming a second polysilicon layer and doping said second polysilicon layer with an N type impurity.
- 10. A method as recited in claim 9 wherein said forming an add-on floating gate further includes performing an anisotropic etch to remove said second polysilicon layer except on said sidewall, and to remove a remainder of said first polysilicon layer except in said tunnel dielectric area in need of protection and under said second polysilicon layer on said sidewall.
- 11. A method as recited in claim 10 further comprising:(a) growing an oxide layer over a portion of said tunnel dielectric area uncovered by said first and second polysilicon layers; (b) forming an interpoly dielectric on said floating gate and add-on gate; and (c) forming a polysilicon layer over said interpoly dielectric.
- 12. A method of protecting a tunnel dielectric and oxide area on a wafer during fabrication of an EEPROM comprising:(a) depositing a first polysilicon layer on a wafer, said wafer having a gate structure and said gate structure having a sidewall, upon which is deposited a first oxide layer and said wafer including a tunnel dielectric and oxide area; (b) growing a second oxide layer over said first polysilicon layer; (c) applying a photoresist on said second oxide layer except on said sidewall of said gate structure; (d) etching to remove said second oxide layer on said sidewall; (e) removing the photoresist; (f) etching to remove exposed portions of said first polysilicon layer on said sidewall; (g) removing said second oxide layer leaving said first polysilicon layer exposed; (h) depositing a second polysilicon layer and doping said second polysilicon layer with an N type impurity; (i) etching said second polysilicon layer except on said sidewall and etching said first polysilicon layer except over said tunnel dielectric and oxide area in need of said protection; and (j) performing subsequent processing steps to form said EEPROM.
Parent Case Info
This application claims the benefit of U.S. Provisional Application Serial No. 60/085,707, filed May 15, 1998.
US Referenced Citations (5)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/085707 |
May 1998 |
US |