Claims
- 1. A process for fabricating a nonvolatile memory having a floating gate with a tunnel oxide film, said tunnel oxide film being formed by the steps of:
- (a) forming an ion implantation mask on a semiconductor substrate having a gate oxide film, said mask having an ion implantation window;
- (b) implanting an impurity ion in a surface layer of said substrate through said window and said gate oxide film;
- (c) etching away said gate oxide film from said substrate through said window to form an opened substrate exposed portion having a larger width than said window;
- (d) oxidizing said substrate exposed portion to form a selectively oxidized layer having an oxidized central portion corresponding to the ion-implanted region and a substantially unoxidized peripheral portion;
- (e) heat-treating said substrate to form an impurity-diffused region; and
- (f) oxidizing the unoxidized portion of said selectively oxidized layer after cleaning said unoxidized peripheral portion.
- 2. A process for fabricating a non-volatile memory of claim 1 which is comprised of an EEPROM having said tunnel oxide film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-313445 |
Nov 1990 |
JPX |
|
2-339759 |
Nov 1990 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 07/793,567, now abandoned, filed Nov. 18, 1991.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
IEDM 1989 Dec. "A Versatile Stacked Storage . . . NVRAM Applications", Yamauchi et al, pp. 25.5.1-25.5.4. |
IEDM 1990 Dec. "A 4M Bit NVRAM Technology . . . Cell Structure", Yamauchi et al, pp. 5.9.1-5.9.3. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
793567 |
Nov 1991 |
|