Claims
- 1. A method of forming a MOSFET output circuit device for a charge transfer element, comprising the steps of:
- providing a semiconductor body of a first conductivity type;
- forming a first diffusion region by diffusing into the semiconductor body a low concentration of a first impurity of a second conductivity type opposite to that of said semiconductor body and having a high diffusion coefficient;
- forming a second diffusion region by diffusing into an upper surface portion of the first diffusion region a high concentration of a second impurity of said second conductivity type having a low diffusion coefficient, said second diffusion region having a depth that does not extend beneath a depth of said first diffusion region; forming a third diffusion region by diffusing into the first and second diffusion regions a high concentration of a third impurity of said second conductivity type having a high diffusion coefficient, such that the third diffusion region extends from a surface of said semiconductor body through said first and second diffusion regions to beneath said first diffusion region; and
- forming a wiring line on the semiconductor body such that the first, second and third diffusion regions lie beneath the wiring line,
- wherein the concentrations of the second and third impurities in the second and third diffusion regions, respectively, are higher than the concentration of the first impurity and the first diffusion region, and
- wherein the first, second and third diffusion regions serve as a source or drain region of the MOSFET output circuit device.
- 2. The method of claim 1, wherein the first and third impurities are phosphorous.
- 3. The method of claim 1, wherein the second impurity having a low diffusion coefficient is selected from the group consisting of arsenic and antimony.
- 4. The method of claim 1, wherein the low concentration of the first impurity having a high diffusion coefficient in the first diffusion region has a dose of about 10.sup.12 cm.sup.-2.
- 5. The method of claim 1, wherein the high concentration of the second impurity having a low diffusion coefficient in the second diffusion region has a dose of about 10.sup.16 cm.sup.-2.
- 6. The method of claim 1, wherein the high concentration of the third impurity having a high diffusion coefficient in the third diffusion region has a dose of about 10.sup.16 cm.sup.-2.
- 7. The method of claim 1, wherein
- the low concentration of the first impurity having a high diffusion coefficient in the first diffusion region has a dose of about 10.sup.12 cm.sup.-2 ;
- the high concentration of the second impurity having a low diffusion coefficient in the second diffusion region has a dose of about 10.sup.16 cm.sup.-2 ; and
- the high concentration of a third impurity of a high diffusion coefficient has a dose of about 10.sup.16 cm.sup.-2.
- 8. The method of claim 1, wherein the semiconductor body is a P-type semiconductor body.
- 9. The method of claim 1, wherein the first and third impurities of the first and third diffusion regions are phosphorous and the second impurity in the second diffusion region is selected from the group consisting of arsenic and antimony.
- 10. The method of claim 9, wherein the low concentration of the first impurity having a high diffusion coefficient in the first diffusion region has a dose of about 10.sup.12 cm.sup.-2.
- 11. The method of claim 9, wherein the high concentration of the second impurity having a low diffusion coefficient in the second diffusion region has a dose of about 10.sup.16 cm.sup.-2.
- 12. The method of claim 9, wherein the high concentration of an impurity of a high diffusion coefficient has a dose of about 10.sup.16 cm.sup.-2.
- 13. The method of claim 9, wherein the concentration of phosphorous, in the first diffusion region has a dose of about 10.sup.12 cm.sup.-2, the concentration of phosphorous in the third diffusion region has a dose of about 10.sup.16 cm.sup.-2 and the concentration of arsenic or antimony in the second diffusion region has a dose of about 10.sup.16 cm.sup.-2.
- 14. The method of claim 9, wherein the semiconductor body is a P-type semiconductor body.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-020549 |
Jan 1993 |
JPX |
|
5-098722 |
Mar 1993 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/180,283 filed Jan. 12, 1994, now U.S. Pat. No. 5,432,364.
US Referenced Citations (12)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0108204 |
May 1984 |
EPX |
54-103672 |
Aug 1979 |
JPX |
62-021213 |
Jan 1987 |
JPX |
63-024668 |
Feb 1988 |
JPX |
63-250859 |
Oct 1988 |
JPX |
4206742 |
Jul 1992 |
JPX |
2247779 |
Mar 1992 |
GBX |
8801286 |
Mar 1988 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
180283 |
Jan 1994 |
|